# Memory Module Specifications ## Direct Rambus™ RIMM™ Modules RIMM 4200 1066MHz 36-Bit (ECC) and 1066MHz 32-Bit (Non-ECC) RIMM 3200 800MHz 36-Bit (ECC) and 800MHz 32-Bit (Non-ECC) #### **DESCRIPTION** This document describes the ValueRAM™ by Kingston® RIMM 4200 (1066MHz 36-Bit ECC and 1066MHz 32-Bit Non-ECC) and RIMM 3200 (800MHz 36-Bit ECC, 800MHz 32-Bit Non-ECC) Direct Rambus™ RIMM™ Modules. The Rambus 32 Bit RIMM module consists of 256Mb/288Mb RDRAM™ devices. These are extremely high-speed CMOS DRAMs organized as 16M words by 16 or 18-bits. The use of Rambus Signaling Level (RSL) technology permits the use of conventional system and board design technologies. RIMM 3200 modules support 800MHz transfer rate per pin, resulting in total module bandwidth of 3200MB/s or 3.2GB/s. RIMM 4200 modules support 1066MHz transfer rate per pin, resulting in total module bandwidth of 4200MB/s or 4.2GB/s. For available configurations, see the part number scheme below. #### **Features** - 2 Independent RDRAM channels, 1 pass through and 1 terminated on 32-bit RIMM Module - High speed 800 and 1066MHz RDRAM devices - 232 edge connector pads with 1mm pad spacing - Module PCB size: 133.35mm x 34.93mm x 1.27mm (5.25" x 1.375" x 0.05") - Gold plated edge connector pad contacts - Serial Presence Detect (SPD) support - Operates from a 2.5 volt supply (±5%) - Low power and powerdown self refresh modes - Separate Row and Column buses for higher efficiency # **Key Timing Parameters** The following table lists the frequency and latency bins available for 32-bit RIMM modules. **Table 1: RIMM Module Frequency and Latency** | RDRAM Core<br>Organization | I/O Freq.<br>MHz | t <sub>rac</sub> (Core Access<br>Time) ns | |----------------------------|------------------|-------------------------------------------| | x16 (non-ECC) | 800 | 40 | | x16 (non-ECC) | 1066 | 32 | | x18 (ECC) | 800 | 40 | | x18 (ECC) | 1066 | 32 | #### ValueRAM Part Number Scheme | Part # | Organization/Capacity | # of RDRAM Devices | Format | |---------------------------|-----------------------|--------------------|--------------------------------| | KVR <b>1066</b> X32-4/128 | 32M x 32-Bit (128MB) | 4 (256Mb) | 232-Pin 32-Bit Rambus non-ECC | | KVR <b>1066</b> X36-4/128 | 32M x 36-Bit (128MB) | 4 (288Mb) | 232-Pin 32-Bit Rambus with-ECC | | KVR <b>1066</b> X32-8/256 | 64M x 32-Bit (256MB) | 8 (256Mb | 232-Pin 32-Bit Rambus non-ECC | | KVR <b>1066</b> X36-8/256 | 64M x 36-Bit (256MB) | 8 (288Mb) | 232-Pin 32-Bit Rambus with-ECC | | KVR <b>800</b> A32-4/128 | 32M x 32-Bit (128MB) | 4 (256Mb) | 232-Pin 32-Bit Rambus non-ECC | | KVR <b>800</b> A36-4/128 | 32M x 36-Bit (128MB) | 4 (288Mb) | 232-Pin 32-Bit Rambus with-ECC | | KVR <b>800</b> A32-8/256 | 64M x 32-Bit (256MB) | 8 (256Mb | 232-Pin 32-Bit Rambus non-ECC | | KVR <b>800</b> A36-8/256 | 64M x 36-Bit (256MB) | 8 (288Mb) | 232-Pin 32-Bit Rambus with-ECC | 32 Bit RIMM module with heat spreader Table 2: Module Pad Number s and Signal Names | Pad | Signal Name | Pad | Signal Name | |------------|-----------------|------------|--------------------| | A1 | Gnd | B1 | Gnd | | A2 | SCK_THRU_L | B2 | CMD_THRU_L | | A3 | Gnd | В3 | Gnd | | A4 | DQA8_THRU_L | B4 | DQA7_THRU_L | | A5 | Gnd | B5 | Gnd | | A6 | DQA6_THRU_L | B6 | DQA5_THRU_L | | A7 | Gnd | B7 | Gnd | | A8 | DQA4_THRU_L | B8 | DQA3_THRU_L | | A9 | Gnd | B9 | Gnd | | A10 | DQA2_THRU_L | B10 | DQA1_THRU_L | | A11 | Gnd | B11 | Gnd | | A12 | DQA0_THRU_L | B12 | CTMN_THRU_L | | A13 | Gnd | B13 | Gnd | | A14 | CFM_THRU_L | B14 | CTM_THRU_L | | A15 | Gnd | B15 | Gnd | | A16 | CFMN_THRU_L | B16 | ROW2_THRU_L | | A17 | Gnd | B17 | Gnd | | A18 | ROW1_THRU_L | B18 | ROW0_THRU_L | | A19 | Gnd | B19 | Gnd | | A20 | COL4_THRU_L | B20 | COL3_THRU_L | | A21 | Gnd | B21 | Gnd | | A22 | COL2_THRU_L | B22 | COL1_THRU_L | | A23 | God a Turbu i | B23 | Gnd | | A24 | COL0_THRU_L | B24 | DQB0_THRU_L | | A25 | Gnd | B25 | Gnd | | A26<br>A27 | DQB1_THRU_L Gnd | B26<br>B27 | DQB2_THRU_L<br>Gnd | | A28 | DQB3 THRU L | B27 | DQB4 THRU L | | A29 | Gnd | B29 | Gnd | | A30 | DQB5 THRU L | B30 | DQB6 THRU L | | A31 | Gnd | B31 | Gnd | | A32 | DQB7 THRU L | B32 | DQB8 THRU L | | A33 | Gnd | B33 | Gnd | | A34 | SOUT THRU | B34 | SIN THRU | | A35 | Gnd | B35 | Gnd | | A36 | DQB8 THRU R | B36 | DQB7 THRU R | | A37 | Gnd | B37 | Gnd | | A38 | DQB6 THRU R | B38 | DQB5 THRU R | | A39 | Gnd | B39 | Gnd | | A40 | DQB4_THRU_R | B40 | DQB3_THRU_R | | A41 | Gnd | B41 | Gnd | | A42 | DQB2_THRU_R | B42 | DQB1_THRU_R | | A43 | Gnd | B43 | Gnd | | A44 | DQB0_THRU_R | B44 | COL0_THRU_R | | A45 | Gnd | B45 | Gnd | | A46 | COL1_THRU_R | B46 | COL2_THRU_R | | Pad | Signal Name | Pad | Signal Name | |------|-------------|------|-------------| | A59 | Gnd | B59 | Gnd | | A60 | Vterm | B60 | Vterm | | A61 | Vterm | B61 | Vterm | | A62 | Gnd | B62 | Gnd | | A63 | DQA3_THRU_R | B63 | DQA4_THRU_R | | A64 | Gnd | B64 | Gnd | | A65 | DQA5_THRU_R | B65 | DQA6_THRU_R | | A66 | Gnd | B66 | Gnd | | A67 | DQA7_THRU_R | B67 | DQA8_THRU_R | | A68 | Gnd | B68 | Gnd | | A69 | Vdd | B69 | Vdd | | A70 | Gnd | B70 | Gnd | | A71 | SCK_THRU_R | B71 | CTMN_TERM_L | | A72 | Gnd | B72 | Gnd | | A73 | CMD_THRU_R | B73 | CTM_TERM_L | | A74 | Gnd | B74 | Gnd | | A75 | Vref | B75 | Vemos | | A76 | Vdd | B76 | Vdd | | A77 | SVdd | B77 | SWP | | A78 | Vdd | B78 | Vdd | | A79 | SCL | B79 | SDA | | A80 | Vdd | B80 | Vdd | | A81 | SA0 | B81 | SA1 | | A82 | Vdd | B82 | Vdd | | A83 | SA2 | B83 | SIN_TERM | | A84 | Gnd | B84 | Gnd | | A85 | DQB8_TERM | B85 | DQB7_TERM | | A86 | Gnd | B86 | Gnd | | A87 | DQB6_TERM | B87 | DQB5_TERM | | A88 | Gnd | B88 | Gnd | | A89 | DQB4_TERM | B89 | DQB3_TERM | | A90 | Gnd | B90 | Gnd | | A91 | DQB2_TERM | B91 | DQB1_TERM | | A92 | Gnd | B92 | Gnd | | A93 | DQB0_TERM | B93 | COL0_TERM | | A94 | Gnd | B94 | Gnd | | A95 | COL1_TERM | B95 | COL2_TERM | | A96 | Gnd | B96 | Gnd | | A97 | COL3_TERM | B97 | COL4_TERM | | A98 | Gnd | B98 | Gnd | | A99 | ROW0_TERM | B99 | ROW1_TERM | | A100 | Gnd | B100 | Gnd | | A101 | ROW2_TERM | B101 | CFMN_TERM | | A102 | Gnd | B102 | Gnd | | A103 | CTM_TERM_R | B103 | CFM_TERM | | A104 | Gnd | B104 | Gnd | Table 2: Module Pad Number s and Signal Names (Continued) | Pad | Signal Name | Pad | Signal Name | |-----|-------------|-----|-------------| | A47 | Gnd | B47 | Gnd | | A48 | COL3_THRU_R | B48 | COL4_THRU_R | | A49 | Gnd | B49 | Gnd | | A50 | ROW0_THRU_R | B50 | ROW1_THRU_R | | A51 | Gnd | B51 | Gnd | | A52 | ROW2_THRU_R | B52 | CFMN_THRU_R | | A53 | Gnd | B53 | Gnd | | A54 | CTM_THRU_R | B54 | CFM_THRU_R | | A55 | Gnd | B55 | Gnd | | A56 | CTMN_THRU_R | B56 | DQA0_THRU_R | | A57 | Gnd | B57 | Gnd | | A58 | DQA1_THRU_R | B58 | DQA2_THRU_R | | Pad | Signal Name | Pad | Signal Name | |------|-------------|------|-------------| | A105 | CTMN_TERM_R | B105 | DQA0_TERM | | A106 | Gnd | B106 | Gnd | | A107 | DQA1_TERM | B107 | DQA2_TERM | | A108 | Gnd | B108 | Gnd | | A109 | DQA3_TERM | B109 | DQA4_TERM | | A110 | Gnd | B110 | Gnd | | A111 | DQA5_TERM | B111 | DQA6_TERM | | A112 | Gnd | B112 | Gnd | | A113 | DQA7_TERM | B113 | DQA8_TERM | | A114 | Gnd | B114 | Gnd | | A115 | CMD_TERM | B115 | SCK_TERM | | A116 | Gnd | B116 | Gnd | **Table 3: Module Connector Pad Description** | Signal | Module Connector Pads | I/O | Туре | Description | |----------------------------|-------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFM_THRU_L | A14 | I | RSL | Clock From Master. Connects to left RDRAM device on "Thru" Channel. Interface clock used for receiving RSL signals from the controller. Positive polarity. | | CFM_THRU_R | B54 | I | RSL | Clock From Master. Connects to right RDRAM device on "Thru" Channel. Interface clock used for receiving RSL signals from the controller. Positive polarity. | | CFMN_THRU_L | A16 | I | RSL | Clock From Master. Connects to left RDRAM device on "Thru" Channel. Interface clock used for receiving RSL signals from the controller. Negative polarity. | | CFMN_THRU_R | B52 | I | RSL | Clock From Master. Connects to right RDRAM device on "Thru" Channel. Interface clock used for receiving RSL signals from the controller. Negative polarity. | | CMD_THRU_L | B2 | I | V <sub>CMOS</sub> | Serial Command Input used to read from and write to the control registers. Also used for power management. Connects to left RDRAM device on "Thru" Channel. | | CMD_THRU_R | A73 | I | V <sub>CMOS</sub> | Serial Command Input used to read from and write to the control registers. Also used for power management. Connects to right RDRAM device on "Thru" Channel. | | COL4_THRU_L<br>COL0_THRU_L | A20, B20, A22, B22, A24 | I | RSL | "Thru" Channel Column bus. 5-bit bus containing control and address information for column accesses. Connects to left RDRAM device on "Thru" Channel. | | COL4_THRU_R<br>COL0_THRU_R | B48, A48, B46, A46, B44 | I | I RSL "Thru" Channel Column bus. 5-bit bus containing control and address information for column accesses. Connects to right RDRAM device on "Thru" Channel. | | | CTM_THRU_L | B14 | I | RSL | Clock To Master. Connects to left RDRAM device on "Thru" Channel. Interface clock used for transmitting RSL signals to the controller. Positive polarity. | **Table 3: Module Connector Pad Description** (Continued) | Signal | <b>Module Connector Pads</b> | I/O | Type | Description | |----------------------------|---------------------------------------------|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CTM_THRU_R | A54 | I | RSL | Clock To Master. Connects to right RDRAM device on "Thru" Channel. Interface clock used for transmitting RSL signals to the controller. Positive polarity. | | CTMN_THRU_L | B12 | I | RSL | Clock To Master. Connects to left RDRAM device on "Thru" Channel. Interface clock used for transmitting RSL signals to the controller. Negative polarity. | | CTMN_THRU_R | A56 | I | RSL | Clock To Master. Connects to right RDRAM device on "Thru" Channel. Interface clock used for transmitting RSL signals to the controller. Negative polarity. | | DQA8_THRU_L<br>DQA0_THRU_L | A4, B4, A6, B6, A8, B8, A10, B10,<br>A12 | I/O | RSL | "Thru" Channel Data bus A. A 9-bit bus carrying a byte of read or write data between the controller and RDRAM devices on "Thru" Channel. Connects to left RDRAM device on "Thru" Channel. DQA8_THRU_L is non-functional on modules with x16 RDRAM devices. | | DQA8_THRU_R<br>DQA0_THRU_R | B67, A67, B65, A65, B63, A63, B58, A58, B56 | I/O | RSL | "Thru" Channel Data bus A. A 9-bit bus carrying a byte of read or write data between the controller and RDRAM devices on "Thru" Channel. Connects to right RDRAM device on "Thru" Channel. DQA8_THRU_R is non-functional on modules with x16 RDRAM devices. | | DQB8_THRU_L<br>DQB0_THRU_L | B32, A32, B30, A30, B28, A28, B26, A26, B24 | I/O | RSL | "Thru" Channel Data bus B. A 9-bit bus carrying a byte of read or write data between the controller and RDRAM devices on "Thru" Channel. Connects to left RDRAM device on "Thru" Channel. DQB8_THRU_L is non-functional on modules with x16 RDRAM devices. | | DQB8_THRU_R<br>DQB0_THRU_R | A36, B36, A38, B38, A40, B40, A42, B42, A44 | I/O | RSL | "Thru" Channel Data bus B. A 9-bit bus carrying a byte of read or write data between the controller and RDRAM devices on "Thru" Channel. Connects to right RDRAM device on "Thru" Channel. DQB8_THRU_R is non-functional on modules with x16 RDRAM devices. | | ROW2_THRU_L<br>ROW0_THRU_L | B16, A18, B18 | I | RSL | Row bus. 3-bit bus containing control and address information for row accesses. Connects to left RDRAM device on "Thru" Channel. | | ROW2_THRU_R<br>ROW0_THRU_R | A52, B50, A50 | I | RSL | Row bus. 3-bit bus containing control and address information for row accesses. Connects to right RDRAM device on "Thru" Channel. | | SCK_THRU_L | A2 | I | V <sub>CMOS</sub> | Serial Clock input. Clock source used to read from and write to "Thru" Channel RDRAM control registers. Connects to left RDRAM device on "Thru" Channel. | | SCK_THRU_R | A71 | I | V <sub>CMOS</sub> | Serial Clock input. Clock source used to read from and write to "Thru" Channel RDRAM control registers. Connects to right RDRAM device on "Thru" Channel. | | SIN_THRU | B34 | I/O | V <sub>CMOS</sub> | "Thru" Channel S erial I/O for reading from and writing to the control registers. Attaches to SIO0 of right RDRAM device on "Thru" Channel. | **Table 3: Module Connector Pad Description** (Continued) | Signal | <b>Module Connector Pads</b> | I/O | Type | Description | |------------------------|---------------------------------------------------------|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SOUT_THRU | A34 | I/O | V <sub>CMOS</sub> | "Thru" Channel Serial I/O for reading from and writing to the control registers. Attaches to SIO1 of left R DRAM device on "Thru" Channel. | | CFM_TERM | B103 | I | RSL | Clock from master. Connects to right RDRAM device on "Term" Channel. Interface clock used for receiving RSL signals from the controller. Positive polarity. | | CFMN_TERM | B101 | I | RSL | Clock from master. Connects to right RDRAM device on "Term" Channel. Interface clock used for receiving RSL signals from the controller. Negative polarity. | | CMD_TERM | A115 | I | V <sub>CMOS</sub> | Serial Command Input used to read from and write to the control registers. Also used for power management. Connects to right RDRAM device on "Term" Channel. | | COL4_TERMCO<br>L0_TERM | B97, A97, B95, A95, B93 | I | RSL | "Term" Channel Column bus. 5-bit bus containing control and address information for column accesses. Connects to right RDRAM device on "Term" Channel. | | CTM_TERM_L | B73 | I | RSL | Clock To Master. Connects to left RDRAM device on "Term" Channel. Interface clock used for transmitting RSL signals to the controller. Positive polarity. | | CTM_TERM_R | A103 | I | RSL | Clock To Master. Connects to right RDRAM device on "Term" Channel. Interface clock used for transmitting RSL signals to the controller. Positive polarity. | | CTMN_TERM_L | B71 | I | RSL | Clock To Master. Connects to left RDRAM device on "Term" Channel. Interface clock used for transmitting RSL signals to the controller. Negative polarity. | | CTMN_TERM_R | A105 | I | RSL | Clock To Master. Connects to right RDRAM device on "Term" Channel. Interface clock used for transmitting RSL signals to the controller. Negative polarity. | | DQA8_TERMD<br>QA0_TERM | B113, A113, B111, A111, B109,<br>A109, B107, A107, B105 | I/O | RSL | "Term" Channel Data bus A. A 9-bit bus carrying a byte of read or write data between the controller and RDRAM devices on "Term" Channel. Connects to right RDRAM device on "Term" Channel. DQA8_TERM is non-functional on modules with x16 RDRAM devices. | | DQB8_TERMDQ<br>B0_TERM | A85, B85, A87, B87, A89, B89, A91, B91, A93 | I/O | RSL | "Term" Channel Data bus B. A 9-bit bus carrying a byte of read or write data between the controller and RDRAM devices on "Term" Channel. Connects to right RDRAM device on "Term" Channel. DQB8_TERM is non-functional on modules with x16 RDRAM devices. | | ROW2_TERMR<br>OW0_TERM | A101, B99, A99 | I | RSL | "Term" Channel Row bus. 3-bit bus containing control and address information for row accesses. Connects to right RDRAM device on "Term" Channel. | | SCK_TERM | B115 | I | V <sub>CMOS</sub> | Serial Clock input. Clock source used to read from and write to "Term" Channel RDRAM control registers. Connects to right RDRAM device on "Term" Channel. | Table 3: Module Connector Pad Description (Continued) | Signal | Module Connector Pads | I/O | Type | Description | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | SIN_TERM | B83 | I/O | V <sub>CMOS</sub> | "Term" Channel Serial I/O for reading from and writing to the control registers. Attaches to SIO0 of left RDRAM device on "Term" Channel. | | V <sub>TERM</sub> | A60, B60, A61, B61 | | | "Term" Channel Termination voltage. | | Gnd | A1, A3, A5, A7, A9, A11, A13, A15, A17, A19, A21, A23, A25, A27, A29, A31, A33, A35, A37, A39, A41, A43, A45, A47, A49, A51, A53, A55, A57, A59, A62, A64, A66, A68, A70, A72, A74, A 84, A86, A88, A90, A92, A94, A96, A98, A100, A102, A104, A106, A108, A110, A112, A114, A116, B1, B3, B5, B7, B9, B11, B13, B15, B17, B19, B21, B23, B25, B27, B29, B31, B33, B35, B37, B39, B41, B43, B45, B47, B49, B51, B53, B55, B57, B59, B62, B64, B66, B68, B70, B72, B74, B84, B86, B88, B90, B92, B94, B96, B98, B100, B102, B104, B106, B108, B110, B112, B114, B116 | | | Ground reference for RDRAM core and interface. | | SA0 | A81 | I | SV <sub>DD</sub> | Serial Presence Detect Address 0. | | SA1 | B81 | I | SV <sub>DD</sub> | Serial Presence Detect Address 1. | | SA2 | A83 | I | SV <sub>DD</sub> | Serial Presence Detect Address 2. | | SCL | A79 | I | SV <sub>DD</sub> | Serial Presence Detect Clock. | | SDA | B79 | I/O | SV <sub>DD</sub> | Serial Presence Detect Data (Open Collector I/O). | | SV <sub>DD</sub> | A77 | | | SPD Voltage. Used for signals SCL, SDA, SWE, SA0, SA1 and SA2. | | SWP | B77 | I | SV <sub>DD</sub> | Serial Presence Detect Write Protect (active high). When low, the SPD can be written as well as read. | | V <sub>CMOS</sub> | B75 | | | CMOS I/O Voltage. Used for signals CMD, SCK, SIN, SOUT. | | Vdd | A69, B69, A76, B76, A78, B78, A80, B80, A82, B82 | | | Supply voltage for the RDRAM core and interface logic. | | Vref | A75 | | | Logic threshold reference voltage for both "Thru" Channel and "Term" Channel RSL signals. | Figure 1: 32 Bit RIMM Module Functional Diagra m # **Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |---------------------|-------------------------------------------------------------------|-------|----------------|------| | V <sub>I,ABS</sub> | Voltage applied to any RSL or CMOS signal pad with respect to Gnd | - 0.3 | $V_{DD} + 0.3$ | V | | V <sub>DD,ABS</sub> | Voltage on VDD with respect to Gnd | - 0.5 | $V_{DD} + 1.0$ | V | | T <sub>STORE</sub> | Storage temperature | - 50 | 100 | °C | ## **DC Recommended Electrical Conditions** | Symbol | Parameter and Conditions | Min | Max | Unit | |-------------------------------------|----------------------------------------------------------------------------------------------------------|------------------|------------------|--------| | V <sub>DD</sub> | Supply voltage <sup>a</sup> | 2.50 - 0.13 | 2.50 + 0.13 | V | | V <sub>CMOS</sub> | CMOS I/O power supply at pad for 2.5V controllers:<br>CMOS I/O power supply at pad for 1.8V controllers: | VDD<br>1.8 - 0.1 | VDD<br>1.8 + 0.2 | V<br>V | | V <sub>REF</sub> | Reference voltage <sup>a</sup> | 1.4 - 0.2 | 1.4 + 0.2 | V | | SVdd | Serial Presence Detector- positive power supply | 2.2 | 3.6 | V | | V <sub>TERM</sub> | Termination Voltage | 1.8 - 0.09 | 1.8 + 0.09 | V | | V <sub>TERM</sub> -V <sub>REF</sub> | Nominal RSL signal half swing | - | 0.46 | V | a. see Direct RDRAM datasheet for more details ## **RIMM Module Current Profile** | I <sub>DD</sub> | Total 32 Bit RIMM M odule Capacity:<br>Total No. of 256/288Mb RDRAMs devices | 256MB<br>8 | 128MB<br>4 | Unit | |--------------------|------------------------------------------------------------------------------|------------|------------|------| | | 32 Bit RIMM module power conditions <sup>a</sup> | Max | Max | | | I <sub>DD1</sub> | One RDRAM device per channel in Read <sup>b</sup> , balance in NAP mode | 1161 | 1144 | mA | | I <sub>DD2</sub> | One RDRAM device per channel in Read <sup>b</sup> , balance in Standby mode | 1740 | 1336 | mA | | $I_{\mathrm{DD3}}$ | One RDRAM device per channel in Read <sup>b</sup> , balance in Active mode | 2022 | 1430 | mA | | I <sub>DD4</sub> | One RDRAM device per channel in Write , balance in NAP mode | 1176 | 1160 | mA | | $I_{\mathrm{DD5}}$ | One RDRAM device per channel in Write , balance in Standby mode | 2160 | 1756 | mA | | $I_{\mathrm{DD6}}$ | One RDRAM device per channel in Write, balance in Active mode | 2630 | 2038 | mA | a. Actual power will depend on individual RDRAM component specifications, memory controller and usage patterns. Please refer to specific RIMM module vendor data sheets for additional information. Power does not include Refresh Current. Max current computed for x16 256Mb RDRAM components. x18 288Mb RDRAM components use 8 mA more current per RDRAM device in Read and 60mA more current per RDRAM device in Write. b. I/O current is a function of the % of 1's, to add I/O power for 50% 1's for a X16 need to add 257mA or 290mA for X18 ECC module for the following: $V_{DD} = 2.5V$ , $V_{TERM} = 1.8V$ , $V_{REF} = 1.4V$ and $V_{DIL} = V_{REF} - 0.5V$ . ## **AC Electrical Specifications** | Symbol | Parameter and Conditions:<br>128MB and 256MB Modules | Min | Тур | Max | Unit | |----------------------------------|-----------------------------------------------------------------------------------------------|------|------|-------------------|------| | $Z_{L}$ | Module Impedance of RSL Signals | 25.2 | 28.0 | 30.8 | Ω | | Z <sub>UL-CMOS</sub> | Module Impedance of SCK and CMD signals | 23.8 | 28.0 | 32.2 | Ω | | T <sub>PD</sub> | Average clock delay from finger to finger of all RSL clock nets (CTM, CTMN, CFM, and CFMN) | - | - | See<br>Table<br>b | ps | | $\Delta T_{ ext{PD}}$ | Propagation delay variation of RSL signals with respect to T <sub>PD</sub> <sup>a,c</sup> | -21 | - | 21 | ps | | $\Delta T_{PD\text{-}CMOS}$ | Propagation delay variation of SCK signal with respect to an average clock delay <sup>a</sup> | -250 | - | 250 | ps | | ΔT <sub>PD-SCK,CMD</sub> | Propagation delay variation of CMD signal with respect to SCK signal | -200 | - | 200 | ps | | V <sub>\alpha</sub> /V IN | Attenuation Limit | - | - | 17.0 | % | | V <sub>XF</sub> /V <sub>IN</sub> | Forward crosstalk coefficient (300ps input rise time @ 20%-80%) | - | - | 4.0 | % | | V <sub>XB</sub> /V <sub>IN</sub> | Backward crosstalk coefficient (300ps input rise time @ 20%-80%) | - | - | 2.0 | % | | R <sub>DC</sub> | DC Resistance Limit | - | - | 0.8 | Ω | a. Specifications apply per channel # RIMM Modules T<sub>PD</sub> Specification | Symbol | RIMM Module Capacity:<br>No. of 256/288Mb RDRAMs: | 256MB<br>8 | 128MB<br>4 | Unit | | |-----------------|----------------------------------------------------------|------------|------------|------|--| | Symbol | Parameter and Condition for -800 & -1066<br>RIMM modules | Max | Max | | | | T <sub>PD</sub> | Propagation delay per channel, all RSL signals | 1.02 | 0.89 | ns | | # Adjusted $\Delta T_{PD}$ Specification | Symbol | Parameter and Conditions | Adjusted Min/Max Absolute Min / Ma | | | Unit | | |-----------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|----|------|--| | $\Delta T_{ ext{PD}}$ | Propagation delay variation of RSL signals with respect to T <sub>PD</sub> for 4, 8, and 16 device modules | +/-[17+(18*(N/2) * ΔZ0)] <sup>a</sup> | -30 | 30 | ps | | a. Where: N = Number of RDRAM devices installed on the RIMM module $\Delta Z0 = delta~Z0\% = (max~Z0 - min~Z0)/(min~Z0)$ (max Z0 and min Z0 are obtained from the loaded (high impedance) impedance coupons of all RSL layers on the modules) $b.\ T_{PD}\ or\ Average\ clock\ delay\ is\ defined\ as\ the\ average\ delay\ from\ finger\ to\ finger\ of\ all\ RSL\ clock\ nets\ (CTM,\ CTMN,\ CFM,\ and\ CFMN)$ c. If the module meets the following specification, it is compliant to the specification. If the module does not meet these specifications, the specification can be adjusted by the "Adjusted $\Delta T_{PD}$ Specification" table e # **Physical Dimensions** Table 4: 32 Bit RIMM Module PCB Physical Description | Dimension | Description | Min | Nom | Max | Unit | |-----------|----------------------------------------------------------------------------------|-----------------|-----------------|-----------------|----------| | A | PCB length | 133.20<br>5.244 | 133.35<br>5.250 | 133.50<br>5.256 | mm<br>in | | В | PCB height for 1.375" RIMM Module | - | 34.93<br>1.375 | 35.08<br>1.381 | mm<br>in | | С | Center-center pad width from pad A1 to A 60, B1 to B60 | - | 59.00<br>2.323 | - | mm<br>in | | D | Spacing from PCB left edge to connector key notch | 78.100<br>3.075 | 78.175<br>3.078 | 78.250<br>3.081 | mm<br>in | | E | Spacing from contact pad PCB edge to side edge retainer notch | - | 17.78<br>0.700 | - | mm<br>in | | F | PCB thickness | 1.17<br>0.046 | 1.27<br>0.050 | 1.37<br>0.054 | mm<br>in | | G | Heat spreader thickness from PCB surface (one side) to heat spreader top surface | - | 2.90<br>0.114 | 3.10<br>0.122 | mm<br>in | | Н | Center-center pad width from pad A 61 to A68, B61 to B68 | - | 7.00<br>0.276 | - | mm<br>in | | J | Center-center pad width from pad A 69 to A116, B69 to B116 | - | 47.00<br>1.850 | - | mm<br>in | #### **Serial Presence Detect** The 32 Bit RIMM module supports the use of a Serial Presence Detect EEPROM. # **Module Weight** The maximum 32 Bit RIMM module weight is 45 gm (1.575 oz) with a center of mass 20 mm (0.787 in.) upwards from bottom edge.