

## **Statement of Volatility – Dell PowerEdge R660xs**

Dell PowerEdge R660xs contains both volatile and non-volatile (NV) components. Volatile components lose their data immediately upon removal of power from the component. Non-volatile components continue to retain their data even after the power has been removed from the component. Components chosen as user-definable configuration options (those not soldered to the motherboard) are not included in the Statement of Volatility. Configuration option information (pertinent to options such as microprocessors, remote access controllers, and storage controllers) is available by component separately. The following NV components are present in the PowerEdge R660xs server.

| Item                           | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size      | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                                  | How is data input to this memory? | How is this memory write protected? | How is the memory cleared?                                                                                                                                                                                                                                  |
|--------------------------------|------------------------------------|----------|-------------------------|-----------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Planar                         |                                    |          |                         |           |                                      |                                                                                 |                                                               |                                   |                                     |                                                                                                                                                                                                                                                             |
| PCH<br>Internal<br>CMOS<br>RAM | Non-<br>Volatile                   | 1        | U_PCH1                  | 256 Bytes | Battery-<br>backed CMOS<br>RAM       | No                                                                              | Real-time clock<br>and BIOS<br>configuration<br>settings      | BIOS                              | N/A – BIOS only<br>control          | 1) Set NVRAM_CLR jumper to clear BIOS configuration settings at boot and reboot system. 2) Power off the system, remove coin cell battery for 30 seconds, replace battery and then power back on. 3) Restore default configuration in F2 system setup menu. |
| BIOS SPI<br>Flash              | Non-<br>Volatile                   | 1        | JP45_1                  | 32 MB     | SPI Flash                            | No                                                                              | Boot code,<br>system<br>configuration<br>information,<br>UEFI | SPI interface<br>via PCH          | Software write protected            | Not possible with any utilities or applications and system is not functional if corrupted or removed.                                                                                                                                                       |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size   | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)      | How is data input to this memory? | How is this memory write protected? | How is the memory cleared?                         |
|-----------|------------------------------------|----------|-------------------------|--------|--------------------------------------|---------------------------------------------------------------------------------|-----------------------------------|-----------------------------------|-------------------------------------|----------------------------------------------------|
|           |                                    |          |                         |        |                                      |                                                                                 | environment,                      |                                   |                                     |                                                    |
| BIOS Data | Non-                               | 1        | JP8_1                   | 4 MB   | SPI Flash                            | No                                                                              | ME<br>4MB Data SPI                | SPI interface                     | Software write                      | Not possible with any                              |
| SPI Flash | Volatile                           | 1        | JP0_1                   | 4 IVID | SPI FIASII                           | INO                                                                             | ROM storage                       | via PCH                           | protected                           | utilities or applications                          |
| 311110311 | Volutile                           |          |                         |        |                                      |                                                                                 | BIOS setting.                     | Via i Ci i                        | protected                           | and the system is not                              |
|           |                                    |          |                         |        |                                      |                                                                                 | 2.00 0008.                        |                                   |                                     | functional if BIOS SPI is                          |
|           |                                    |          |                         |        |                                      |                                                                                 |                                   |                                   |                                     | corrupted or removed.                              |
| iDRAC SPI | Non-                               | 1        | JP46_1                  | 4 MB   | SPI Flash                            | No                                                                              | iDRAC Uboot                       | SPI interface                     | Embedded iDRAC                      | The user cannot clear                              |
| Flash     | Volatile                           |          |                         |        |                                      |                                                                                 | (boot loader),                    | via iDRAC                         | subsystem                           | memory completely.                                 |
|           |                                    |          |                         |        |                                      |                                                                                 | server                            |                                   | firmware actively                   | However, user data,                                |
|           |                                    |          |                         |        |                                      |                                                                                 | management                        |                                   | controls sub area                   | lifecycle log and archive,                         |
|           |                                    |          |                         |        |                                      |                                                                                 | persistent store                  |                                   | based write                         | SEL, and firmware image                            |
|           |                                    |          |                         |        |                                      |                                                                                 | (i.e. iDRAC boot                  |                                   | protection as                       | repository can be cleared                          |
|           |                                    |          |                         |        |                                      |                                                                                 | variables), and                   |                                   | needed.                             | using Delete                                       |
|           |                                    |          |                         |        |                                      |                                                                                 | virtual planar                    |                                   |                                     | Configuration and Retire                           |
|           |                                    |          |                         |        |                                      |                                                                                 | FRU                               |                                   |                                     | System, which can be                               |
|           |                                    |          |                         |        |                                      |                                                                                 |                                   |                                   |                                     | accessed through the                               |
|           |                                    |          |                         |        |                                      |                                                                                 |                                   |                                   |                                     | Lifecycle Controller                               |
| DNAC      | NI -                               | 4        | 114.60                  | 0.60   | - 0.40.40.01.01.0                    | NI -                                                                            | On anation !                      | NAME 51                           | Foot add 1504                       | interface.                                         |
| BMC       | Non-                               | 1        | U160                    | 8 GB   | eMMC NAND                            | No                                                                              | Operational                       | NAND Flash                        | Embedded FW                         | The user cannot clear                              |
| EMMC      | Volatile                           |          |                         |        | Flash                                |                                                                                 | iDRAC FW,                         | interface via<br>iDRAC            | write protected                     | memory completely.                                 |
|           |                                    |          |                         |        |                                      |                                                                                 | Lifecycle                         | IDKAC                             |                                     | However, user data,                                |
|           |                                    |          |                         |        |                                      |                                                                                 | Controller (LC) USC partition, LC |                                   |                                     | lifecycle log and archive, SEL, and firmware image |
|           |                                    |          |                         |        |                                      |                                                                                 | service diags, LC                 |                                   |                                     | repository can be cleared                          |
|           |                                    |          |                         |        |                                      |                                                                                 | service diags, LC                 |                                   |                                     | repository can be cleared                          |

| Item          | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size      | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|---------------|------------------------------------|----------|-------------------------|-----------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------|-----------------------------------|-------------------------------------|----------------------------|
|               |                                    |          |                         |           |                                      | •                                                                               | OS drivers, USC           |                                   |                                     | using Delete               |
|               |                                    |          |                         |           |                                      |                                                                                 | firmware, IDRAC           |                                   |                                     | Configuration and Retire   |
|               |                                    |          |                         |           |                                      |                                                                                 | MAC Address,              |                                   |                                     | System, which can be       |
|               |                                    |          |                         |           |                                      |                                                                                 | and EPPID, rac            |                                   |                                     | accessed through the       |
|               |                                    |          |                         |           |                                      |                                                                                 | log, System               |                                   |                                     | Lifecycle Controller       |
|               |                                    |          |                         |           |                                      |                                                                                 | Event Log,                |                                   |                                     | interface.                 |
|               |                                    |          |                         |           |                                      |                                                                                 | lifecycle log             |                                   |                                     |                            |
|               |                                    |          |                         |           |                                      |                                                                                 | cache                     |                                   |                                     |                            |
| iDRAC<br>DDR4 | Volatile                           | 1        | U15                     | 8Gb       | RAM                                  | Yes                                                                             | iDRAC RAM                 | iDRAC<br>firmware                 | Not write-<br>protected             | Remove AC                  |
| System        | Volatile                           | 1        | U_CPLD1                 | 432 kb    | RAM                                  | No                                                                              | Not utilized              | Not utilized                      | Not accessible                      | Not accessible             |
| CPLD RAM      | Volutile                           |          | 0_0,00                  | 432 KB    | IVAIVI                               |                                                                                 | Not utilized              | Not utilized                      | Not decessible                      | Not decessione             |
| System        | Non-                               | 1        | U_CPLD1                 | 448 kb    | FLASH                                | No                                                                              | Power on                  | Firmware                          | BIOS Security                       | Not user clearable         |
| CPLD<br>Flash | Volatile                           |          |                         |           |                                      |                                                                                 | System<br>Firmware        | update                            | Protocols                           |                            |
| CPLD          | Non-                               | 1        | U151                    | 2Kb       | EEPROM                               | No                                                                              | Reserved for              | CPLD                              | CPLD control                        | User cannot clear the      |
| external      | volatile                           |          |                         |           |                                      |                                                                                 | OSM using                 |                                   |                                     | memory.                    |
| EEPROM        |                                    |          |                         |           |                                      |                                                                                 |                           |                                   |                                     |                            |
| System        | Volatile                           | Up to 16 | CPU1:                   | Up to     | RAM                                  | Yes                                                                             | System OS RAM             | System OS                         | OS Control                          | Reboot or power down       |
| Memory:       |                                    |          | A1~A8<br>CPU2:          | 256GB per |                                      |                                                                                 |                           |                                   |                                     | system                     |
| RDIMM         |                                    |          | B1~B8                   | DIMM      |                                      |                                                                                 |                           |                                   |                                     |                            |
| CPU           | Non-                               | 2        | PU56, PU73              | 64KB      | OTP (one                             | No                                                                              | Operational               | Once values                       | There are                           | The user cannot clear      |
| VCCIN and     | Volatile                           |          |                         |           | time                                 |                                                                                 | parameters                | are loaded                        | passwords for                       | memory.                    |
|               |                                    |          |                         |           |                                      |                                                                                 |                           | into register                     | different sections                  |                            |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|------------|------------------------------------|----------|-------------------------|------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
| FIVRA      |                                    |          |                         |      | programmabl                          |                                                                                 |                              | space a cmd                       | of the register                     |                            |
| Regulators |                                    |          |                         |      | e)                                   |                                                                                 |                              | writes to nvm.                    | space                               |                            |
| CPU        | Non-                               | 2        | PU68, PU85              | 64KB | OTP (one                             | No                                                                              | Operational                  | Once values                       | There are                           | The user cannot clear      |
| INFAON     | Volatile                           |          |                         |      | time                                 |                                                                                 | parameters                   | are loaded                        | passwords for                       | memory.                    |
| and        |                                    |          |                         |      | programmabl                          |                                                                                 |                              | into register                     | different sections                  |                            |
| VCCFA      |                                    |          |                         |      | e)                                   |                                                                                 |                              | space a cmd                       | of the register                     |                            |
| Regulators |                                    |          |                         |      |                                      |                                                                                 |                              | writes to nvm.                    | space                               |                            |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size   | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|------------|------------------------------------|-------------|-------------------------|--------|--------------------------------------|----------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
| 4x3.5" SAS | <br>/SATA Fron                     | t Backplane |                         |        |                                      | operation?                                                           |                              |                                   |                                     |                            |
| SEP        | Non-                               | 1           | U46                     | Flash: | Integrated                           | No                                                                   | Firmware + FRU               | I2C interface                     | Program write                       | Not user clearable         |
| internal   | Volatile                           |             |                         | 4Mb    | Flash +                              |                                                                      |                              | via iDRAC                         | protect bit                         |                            |
| flash      |                                    |             |                         |        | Data SRAM +                          |                                                                      |                              |                                   |                                     |                            |
|            |                                    |             |                         |        | Battery                              |                                                                      |                              |                                   |                                     |                            |

| Item              | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size                                          | Type (e.g.<br>Flash PROM,<br>EEPROM)         | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|-------------------|------------------------------------|-------------|-------------------------|-----------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
|                   |                                    |             |                         | Data                                          | Powered                                      |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | SRAM:                                         | Storage                                      |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | 256KB                                         | SRAM                                         |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | Battery                                       |                                              |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | Powered                                       |                                              |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | Storage                                       |                                              |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | SRAM:                                         |                                              |                                                                                 |                              |                                   |                                     |                            |
|                   |                                    |             |                         | 64B                                           |                                              |                                                                                 |                              |                                   |                                     |                            |
| 8x2.5" SAS        | S/SATA Fron                        | t Backplane | •                       |                                               |                                              |                                                                                 |                              |                                   |                                     |                            |
| SEP               | Non-                               | 1           | U46                     | Flash:                                        | Integrated                                   | No                                                                              | Firmware + FRU               | I2C interface                     | Program write                       | Not user clearable         |
|                   | Volatile                           |             |                         | 4Mb                                           | Flash +                                      |                                                                                 |                              | via iDRAC                         | protect bit                         |                            |
| internal          | voiatile                           |             |                         | TIVID                                         | Flasii T                                     |                                                                                 |                              | VIA IDNAC                         | protect bit                         |                            |
| internal<br>flash | voiatile                           |             |                         | 41110                                         | Data SRAM +                                  |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | voiatile                           |             |                         | Data                                          | Data SRAM +<br>Battery                       |                                                                                 |                              | VIA IDRAC                         | protect at                          |                            |
|                   | Volatile                           |             |                         | Data<br>SRAM :                                | Data SRAM +<br>Battery<br>Powered            |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | Volatile                           |             |                         | Data                                          | Data SRAM +<br>Battery<br>Powered<br>Storage |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | Volatile                           |             |                         | Data<br>SRAM :<br>256KB                       | Data SRAM +<br>Battery<br>Powered            |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | Volatile                           |             |                         | Data<br>SRAM :<br>256KB<br>Battery            | Data SRAM +<br>Battery<br>Powered<br>Storage |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | Volatile                           |             |                         | Data<br>SRAM :<br>256KB<br>Battery<br>Powered | Data SRAM +<br>Battery<br>Powered<br>Storage |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | Volatile                           |             |                         | Data SRAM: 256KB  Battery Powered Storage     | Data SRAM +<br>Battery<br>Powered<br>Storage |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |
|                   | Volatile                           |             |                         | Data<br>SRAM :<br>256KB<br>Battery<br>Powered | Data SRAM +<br>Battery<br>Powered<br>Storage |                                                                                 |                              | VIA IDRAC                         | protect sit                         |                            |

| Item                     | Non-<br>Volatile<br>or<br>Volatile | Quantity  | Reference<br>Designator | Size                                                                       | Type (e.g.<br>Flash PROM,<br>EEPROM)                        | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|--------------------------|------------------------------------|-----------|-------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 1         | U14                     | Flash:<br>512KB  Data SRAM: 256KB  Battery Powered Storage SRAM: 64B       | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU               | I2C interface<br>via iDRAC        | Program write protect bit           | Not user clearable         |
| 2x2.5" Uni               | iversal Rear                       | Backplane |                         | 10.15                                                                      |                                                             |                                                                                 |                              |                                   |                                     |                            |
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 1         | U47                     | Flash:<br>512KB<br>Data<br>SRAM:<br>256KB<br>Battery<br>Powered<br>Storage | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU               | I2C interface<br>via iDRAC        | Program write protect bit           | Not user clearable         |

| or<br>Volatile |  |               | EEPROM) | or operating system write data to it during normal operation? | memory? | protected? |  |
|----------------|--|---------------|---------|---------------------------------------------------------------|---------|------------|--|
|                |  | SRAM :<br>64B |         |                                                               |         |            |  |

| Item       | Non-<br>Volatile<br>or<br>Volatile   | Quantity     | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                                   | How is this memory write protected?                                     | How is the memory cleared?                                   |
|------------|--------------------------------------|--------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------|
| H965i Fron | t PERC (Inte                         | ernal Contro | oller)                  |       |                                      |                                                                                 |                                                    |                                                                                                     |                                                                         |                                                              |
| SPI Flash  | Non-<br>Volatile<br>Non-<br>volatile | 1            | U2<br>U1019             | 256Mb | SPI Flash  EEPROM                    | No No                                                                           | Card firmware  Card  manufacturing                 | Pre- programmed before assembly. Can be updated using Dell/Broadco m tools Programmed at ICT during | Not write protected. Not visible to Host Processor  Not write protected | User cannot clear the memory.  User cannot clear the memory. |
| CPLD       | Non-<br>volatile                     | 1            | U1088                   | 64kb  | Flash                                | No                                                                              | information  Power sequencing and Cache Offload    | production.  Controller may program data during FW update                                           | Not write protected  Not visible to host CPU                            | User cannot clear this memory                                |
| MCU        | Non-<br>volatile                     | 1            | U41                     | 8kB   | Flash                                | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC           | Not write<br>protected<br>Not visible to host<br>CPU                    | User cannot clear this memory                                |

| Item          | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                        | How is data input to this memory?                                             | How is this memory write protected?                        | How is the memory cleared?                    |
|---------------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------|
| NVSRAM        | Non-<br>volatile                   | 1        | U1087                   | 128kB | NVSRAM                               | No                                                                              | Configuration data                                  | ROC writes<br>configuration<br>data to<br>NVSRAM                              | Not write protected  Not visible to host CPU               | User cannot clear this memory                 |
| BMU           | Non-<br>Volatile                   | 1        | U1126                   | 180KB | Integrated<br>Flash +<br>EEPROM      | No                                                                              | Battery<br>Management<br>control                    | ROC may<br>program data<br>during FW and<br>during boot                       | Not write protected                                        | User cannot clear this memory                 |
| SPD           | Non-<br>volatile                   | 1        | U22                     | 256b  | EEPROM                               | No                                                                              | Memory<br>configuration<br>data                     | Pre-<br>programmed<br>before<br>assembly                                      | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                 |
| NAND<br>Flash | Non-<br>volatile                   | 1        | U1100                   | 512Gb | ONFI Flash                           | No                                                                              | Cache offload<br>during<br>unexpected<br>power loss | Programmed<br>by ROC during<br>cache offload                                  | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                 |
| SDRAM         | Volatile                           | 9        | U1077~U10<br>86         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                                | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs | No write<br>protected. Not<br>visible to Host<br>Processor | Cache can be cleared by powering off the card |

| Item         | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)             | How is data input to this memory?                                                      | How is this memory write protected?                     | How is the memory cleared?                                                                                                                               |
|--------------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| H755 Front I |                                    |          |                         |       |                                      |                                                                                 |                                          |                                                                                        | I                                                       |                                                                                                                                                          |
| SDRAM        | Volatile                           | 9        | U1077~U10<br>85         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD I/O                        | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs          | no write protected.<br>Not visible to Host<br>Processor | Cache can be cleared by powering off the card                                                                                                            |
| NV Flash     | Non-<br>volatile                   | 1        | U1100                   | 512Gb | SPI Flash                            | No                                                                              | Card firmware                            | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                                                                                                                            |
| BMU          | Non-<br>Volatile                   | 1        | U1126                   | 180KB | Integrated<br>Flash +<br>EEPROM      | No                                                                              | Battery<br>Management<br>Control         | ROC may<br>program data<br>during FW and<br>during boot<br>during battery<br>detection | Not write<br>protected<br>Not visible to host<br>CPU    | User cannot clear this memory                                                                                                                            |
| SPI Flash    | Non-<br>Volatile                   | 1        | U1086                   | 128Mb | SPI Flash                            | No                                                                              | Holds cache data<br>during power<br>loss | FPGA backs up<br>DDR data to<br>this device in<br>case of a<br>power failure           | no write protected.<br>Not visible to Host<br>Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs.  If the VDs are no longer available, cache can be |

| Item   | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                               | How is this memory write protected?                     | How is the memory cleared?                                                            |
|--------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------|
|        |                                    |          |                         |       |                                      |                                                                                 |                                                    |                                                                 |                                                         | cleared by going into<br>controller BIOS and<br>selecting Discard<br>Preserved Cache. |
| NVSRAM | Non-<br>volatile                   | 1        | U1087                   | 128KB | NVSRAM                               | No                                                                              | Configuration data                                 | ROC writes<br>configuration<br>data to<br>NVSRAM                | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                                                         |
| FRU    | Non-<br>volatile                   | 1        | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information               | Programmed at ICT during production.                            | no write protected                                      | User cannot clear the memory.                                                         |
| SPD    | Non-<br>volatile                   | 1        | U22                     | 2Kb   | EEPROM                               | No                                                                              | Memory<br>configuration<br>data                    | Pre-<br>programmed<br>before<br>assembly                        | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                                                         |
| CPLD   | Non-<br>volatile                   | 1        | U1088                   | 64kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload           | ROC may<br>program data<br>during FW<br>update                  | Not write protected  Not visible to host CPU            | User cannot clear this memory                                                         |
| MCU    | Non-<br>volatile                   | 1        | U41                     | 8KB   | EEPROM                               | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version | Not write protected  Not visible to host CPU            | User cannot clear this memory                                                         |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)         | How is data input to this memory?                                                      | How is this memory write protected?                        | How is the memory cleared?    |
|------------|------------------------------------|-------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------|
|            |                                    |             |                         |       |                                      |                                                                                 |                                      | packaged with                                                                          |                                                            |                               |
|            |                                    |             |                         |       |                                      |                                                                                 |                                      | iDRAC                                                                                  |                                                            |                               |
| H755N Fron | t PERC (Inte                       | rnal Contro | oller)                  |       |                                      |                                                                                 |                                      |                                                                                        |                                                            |                               |
| NVSRAM     | Non-<br>volatile                   | 1           | U1087                   | 128KB | NVSRAM                               | No                                                                              | Configuration data                   | ROC writes<br>configuration<br>data to<br>NVSRAM                                       | No write protected. Not visible to Host Processor          | User cannot clear the memory. |
| FRU        | Non-<br>volatile                   | 1           | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information | Programmed at ICT during production.                                                   | No write protected                                         | User cannot clear the memory. |
| SPD        | Non-<br>volatile                   | 1           | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Memory<br>configuration<br>data      | Pre-<br>programmed<br>before<br>assembly                                               | No write protected. Not visible to Host Processor          | User cannot clear the memory. |
| NV Flash   | Non-<br>volatile                   | 1           | U1100                   | 512Gb | SPI Flash                            | No                                                                              | Card firmware                        | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| CPLD       | Non-<br>volatile                   | 1           | U1088                   | 64kb  | Flash                                | No                                                                              | Power sequencing and Cache Offload   | NA                                                                                     | NA                                                         | NA                            |

| Item        | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                 | How is data input to this memory?                                             | How is this memory write protected?                        | How is the memory cleared?                                                                                                                                                                                                            |
|-------------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI Flash   | Non-<br>Volatile                   | 1        | U1086                   | 128Mb | SPI Flash                            | No                                                                              | Holds cache data<br>during power<br>loss     | FPGA backs<br>up DDR data<br>to this device<br>in case of a<br>power failure  | No write<br>protected. Not<br>visible to Host<br>Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs.  If the VDs are no longer available, cache can be cleared by going into controller BIOS and selecting Discard Preserved Cache. |
| SDRAM       | Volatile                           | 9        | U1077~U10<br>85         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                         | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs | No write<br>protected. Not<br>visible to Host<br>Processor | Cache can be cleared by powering off the card                                                                                                                                                                                         |
| MCU         | Non-<br>volatile                   | 1        | U41                     | 8KB   | EEPROM                               | No                                                                              | PCIe Bifurcation information to system iDRAC | NA                                                                            | NA                                                         | NA                                                                                                                                                                                                                                    |
| BMU         | Non-<br>Volatile                   | 1        | U1126                   | 180KB | NA                                   | No                                                                              | Battery<br>Management<br>control             | NA                                                                            | NA                                                         | NA                                                                                                                                                                                                                                    |
| HBA355i Fro | -                                  |          |                         |       |                                      |                                                                                 | 1                                            |                                                                               |                                                            |                                                                                                                                                                                                                                       |
| SPI Flash   | Non-<br>Volatile                   | 1        | U2                      | 128Mb | SPI Flash                            | No                                                                              | Card firmware                                | Pre-<br>programmed<br>before                                                  | Not write protected. Not                                   | User cannot clear the memory.                                                                                                                                                                                                         |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                         | How is the memory cleared?    |
|-----------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|
|           |                                    |          |                         |       |                                      |                                                                                 |                                                    | assembly. Can<br>be updated<br>using Dell/LSI<br>tools                                    | visible to Host<br>Processor                                |                               |
| FRU       | Non-<br>volatile                   | 1        | U5                      | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information               | Programmed at ICT during production.                                                      | Not write protected                                         | User cannot clear the memory. |
| CPLD      | Non-<br>volatile                   | 1        | U23                     | 24kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload           | Controller may<br>program data<br>during FW<br>update                                     | Not write protected  Not visible to host CPU                | User cannot clear this memory |
| MCU       | Non-<br>volatile                   | 1        | U41                     | 8kB   | EEPROM                               | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC | Not write<br>protected<br>Not visible to host<br>CPU        | User cannot clear this memory |
|           | PERC (Interi                       |          |                         |       |                                      |                                                                                 |                                                    |                                                                                           |                                                             |                               |
| SPI Flash | Non-<br>Volatile                   | 1        | U2                      | 128Mb | SPI Flash                            | No                                                                              | Card firmware                                      | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated                               | Not write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |

| Item   | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                  | How is the memory cleared?    |
|--------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------|
|        |                                    |          |                         |       |                                      |                                                                                 |                                                    | using Dell/LSI<br>tools                                                                   |                                                      |                               |
| FRU    | Non-<br>volatile                   | 1        | U5                      | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information               | Programmed at ICT during production.                                                      | Not write protected                                  | User cannot clear the memory. |
| CPLD   | Non-<br>volatile                   | 1        | U23                     | 24kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload           | Controller may<br>program data<br>during FW<br>update                                     | Not write protected  Not visible to host CPU         | User cannot clear this memory |
| MCU    | Non-<br>volatile                   | 1        | U41                     | 8kB   | EEPROM                               | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC | Not write<br>protected<br>Not visible to host<br>CPU | User cannot clear this memory |
| NVSRAM | Non-<br>volatile                   | 1        | U3                      | 128kB | NVSRAM                               | No                                                                              | Configuration<br>data                              | ROC writes<br>configuration<br>data to<br>NVSRAM                                          | Not write protected  Not visible to host CPU         | User cannot clear this memory |

| Item                                                | Non-<br>Volatile<br>or<br>Volatile           | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                                     | How is data input to this memory?                                                 | How is this memory write protected?                                                            | How is the memory cleared?           |
|-----------------------------------------------------|----------------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------|
| Status LED                                          | Control Par                                  | nel      |                         |       |                                      |                                                                                 |                                                                  |                                                                                   |                                                                                                |                                      |
| Microcont<br>roller                                 | Non-<br>Volatile                             | 1        | U_TINY                  | 8KB   | Flash                                | No                                                                              | Driving Health<br>and Status LED                                 | I2C via iDRAC                                                                     | Hardware<br>strapping                                                                          | User cannot clear the memory.        |
| TPM                                                 |                                              |          |                         |       |                                      |                                                                                 |                                                                  | _                                                                                 |                                                                                                |                                      |
| Trusted Platform Module (TPM)  Power Butt SPI Flash | Non-<br>Volatile  con Control  Non- Volatile | Panel 1  | U2<br>U2                | 32 Mb | SPI Flash                            | Yes No                                                                          | EasyRestore functionality contains Service Tag, Copy of SEL logs | Using TPM Enabled operating systems  SPI interface from iDRAC to Right Cntl Panel | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | The user cannot clear memory.        |
| BOSS-N1                                             | 1                                            | l        | 1                       |       |                                      | 1                                                                               | <u>'</u>                                                         | <u> </u>                                                                          |                                                                                                | ,<br>                                |
| RAID<br>controller<br>external<br>SPI FLASH         | Non-<br>Volatile                             | 1        | U5                      | 128Mb | FLASH<br>EEPROM                      | No                                                                              | Boot code, FW                                                    | By programming the image via firmware update process                              | N/A                                                                                            | Use Flash tool, type<br>"go.nsh w y" |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size   | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                                   | How is data input to this memory?                                                                                                | How is this memory write protected? | How is the memory cleared?    |
|------------|------------------------------------|----------|-------------------------|--------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------|
| MCU        | Non-<br>volatile                   | 1        | U41                     | 8KB    |                                      | ·                                                                               |                                                                |                                                                                                                                  |                                     | User cannot clear the memory  |
| FRU        | Non-<br>Volatile                   | 1        | U4                      | 2Kb    | FLASH<br>EEPROM                      | No                                                                              | Card<br>manufacturing<br>information                           | During Manufacturing , by programming the image via firmware update process. During runtime, by I2C Proprietary Command Protocol | N/A                                 | By writing to Flash           |
| Left Titan |                                    |          |                         |        |                                      |                                                                                 |                                                                |                                                                                                                                  |                                     |                               |
| MCU        | Non-<br>volatile                   | 1        | USAM7                   | 2048kB | Flash ROM                            | No                                                                              | Driving Health/<br>Status LED and<br>Wifi-BT<br>communication. | SPI interface<br>via iDRAC                                                                                                       | Hardware<br>strapping               | User cannot clear the memory. |

| Item | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?             | How is this memory write protected?                        | How is the memory cleared?    |
|------|------------------------------------|----------|-------------------------|------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|------------------------------------------------------------|-------------------------------|
| MCU  | Non-<br>volatile                   | 1        | U1                      | 8kB  | Flash ROM                            | No                                                                              | Riser<br>information         | The data is<br>flash via iDRAC<br>auto update | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| R2A  |                                    |          |                         |      |                                      |                                                                                 |                              |                                               |                                                            |                               |
| MCU  | Non-<br>volatile                   | 1        | U2                      | 8kB  | Flash ROM                            | No                                                                              | Riser<br>information         | The data is<br>flash via iDRAC<br>auto update | No write protected. Not visible to Host Processor          | User cannot clear the memory. |

| Item             | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size     | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?                                           | How is this memory write protected? | How is the memory cleared?                                |
|------------------|------------------------------------|-------------|-------------------------|----------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|
| PSU              |                                    |             |                         |          |                                      |                                                                                 |                              |                                                                             |                                     |                                                           |
| DELTA PSU        | (600W, 700                         | ow, 800w, : | 1100W, 1400W            | , 1800W) |                                      |                                                                                 |                              |                                                                             |                                     |                                                           |
| Primary<br>MCU   | Non-<br>volatile                   | 1           | IC703                   | 64KB     | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP)                    | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| Secondary<br>MCU | Non-<br>volatile                   | 1           | IC805                   | 64KB     | Internal<br>Flash                    | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP)                    | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| FRU              | Non-<br>volatile                   | 1           | IC704                   | 16KB     | EEPROM                               | No                                                                              | PSU information              | During Manufacturing , by programming the image via firmware update process | SW write<br>protected               | User cannot clear the memory.                             |
| ARTESYN PS       | SU (800W,                          | 1100W, 140  | 00W)                    |          |                                      | '                                                                               |                              | <u>'</u>                                                                    |                                     |                                                           |
| Primary<br>MCU   | Non-<br>volatile                   | 1           | U317 (TI)               | 64K      | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP)                    | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |

| Item                 | Non-<br>Volatile<br>or<br>Volatile | Quantity  | Reference<br>Designator  | Size        | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?                        | How is this memory write protected? | How is the memory cleared?                                |
|----------------------|------------------------------------|-----------|--------------------------|-------------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|
| Secondary<br>MCU     | Non-<br>volatile                   | 2         | U301 (TI )<br>U315 (ST ) | 32K<br>128K | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP) | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| FRU                  | Non-<br>volatile                   | 1         | U305                     | 2Mb         | SERIAL FLASH                         | No                                                                              | PSU information              | During<br>Manufacturing                                  | SW write protected                  | User cannot clear the memory.                             |
| LiteOn PSU           | (600W, 70                          | 0W, 800W, | 1100W, 1400W             | , 1800W)    |                                      |                                                                                 |                              |                                                          |                                     |                                                           |
| Primary<br>MCU       | Non-<br>volatile                   | 1         | IC050                    | 64K         | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP) | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| Secondary<br>MCU/FRU | Non-<br>volatile                   | 1         | IC900                    | 128K        | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP) | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |



**NOTE:** For any information that you may need, direct your questions to your Dell Marketing contact.

04 - 2023

© 2023 Dell Inc. or its subsidiaries. All rights reserved. Dell Technologies, Dell, and other trademarks are trademarks of Dell Inc. or its subsidiaries. Other trademarks may be trademarks of their respective owners.