

## Statement of Volatility – Dell PowerEdge R760

Dell PowerEdge R760 contains both volatile and non-volatile (NV) components. Volatile components lose their data immediately upon removal of power from the component. Non-volatile components continue to retain their data even after the power has been removed from the component. Components chosen as user-definable configuration options (those not soldered to the motherboard) are not included in the Statement of Volatility. Configuration option information (pertinent to options such as microprocessors, remote access controllers, and storage controllers) is available by component separately. The following NV components are present in the PowerEdge R760 server.

| Item                           | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size      | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                                  | How is data input to this memory? | How is this memory write protected? | How is the memory cleared?                                                                                                                                                                                                                                  |
|--------------------------------|------------------------------------|----------|-------------------------|-----------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Planar                         | •                                  | •        |                         |           |                                      |                                                                                 |                                                               |                                   |                                     |                                                                                                                                                                                                                                                             |
| PCH<br>Internal<br>CMOS<br>RAM | Non-<br>Volatile                   | 1        | U_PCH1                  | 256 Bytes | Battery-<br>backed CMOS<br>RAM       | No                                                                              | Real-time clock<br>and BIOS<br>configuration<br>settings      | BIOS                              | N/A – BIOS only<br>control          | 1) Set NVRAM_CLR jumper to clear BIOS configuration settings at boot and reboot system. 2) Power off the system, remove coin cell battery for 30 seconds, replace battery and then power back on. 3) Restore default configuration in F2 system setup menu. |
| BIOS SPI<br>Flash              | Non-<br>Volatile                   | 1        | U121                    | 32 MB     | SPI Flash                            | No                                                                              | Boot code,<br>system<br>configuration<br>information,<br>UEFI | SPI interface<br>via PCH          | Software write protected            | Not possible with any utilities or applications and system is not functional if corrupted or removed.                                                                                                                                                       |

**Dell - Internal Use - Confidential** 

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size   | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared?                      |
|------------|------------------------------------|----------|-------------------------|--------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|-------------------------------------------------|
|            |                                    |          |                         |        |                                      |                                                                                 | environment,                 |                                   |                                     |                                                 |
| BIOS Data  | Non-                               | 1        | U19                     | 4 MB   | SPI Flash                            | No                                                                              | ME<br>4MB Data SPI           | SPI interface                     | Software write                      | Not possible with any                           |
| SPI Flash  | Volatile                           | 1        | 019                     | 4 IVIB | SPI FIdSII                           | NO                                                                              | ROM storage                  | via PCH                           | protected                           | Not possible with any utilities or applications |
| SFI FIASII | Volatile                           |          |                         |        |                                      |                                                                                 | BIOS setting.                | Via PCH                           | protected                           | and the system is not                           |
|            |                                    |          |                         |        |                                      |                                                                                 | bios setting.                |                                   |                                     | functional if BIOS SPI is                       |
|            |                                    |          |                         |        |                                      |                                                                                 |                              |                                   |                                     | corrupted or removed.                           |
| iDRAC SPI  | Non-                               | 1        | U29                     | 4 MB   | SPI Flash                            | No                                                                              | iDRAC Uboot                  | SPI interface                     | Embedded iDRAC                      | The user cannot clear                           |
| Flash      | Volatile                           |          |                         |        |                                      |                                                                                 | (boot loader),               | via iDRAC                         | subsystem                           | memory completely.                              |
|            |                                    |          |                         |        |                                      |                                                                                 | server                       |                                   | firmware actively                   | However, user data,                             |
|            |                                    |          |                         |        |                                      |                                                                                 | management                   |                                   | controls sub area                   | lifecycle log and archive,                      |
|            |                                    |          |                         |        |                                      |                                                                                 | persistent store             |                                   | based write                         | SEL, and firmware image                         |
|            |                                    |          |                         |        |                                      |                                                                                 | (i.e. iDRAC boot             |                                   | protection as                       | repository can be cleared                       |
|            |                                    |          |                         |        |                                      |                                                                                 | variables), and              |                                   | needed.                             | using Delete                                    |
|            |                                    |          |                         |        |                                      |                                                                                 | virtual planar               |                                   |                                     | Configuration and Retire                        |
|            |                                    |          |                         |        |                                      |                                                                                 | FRU                          |                                   |                                     | System, which can be                            |
|            |                                    |          |                         |        |                                      |                                                                                 |                              |                                   |                                     | accessed through the                            |
|            |                                    |          |                         |        |                                      |                                                                                 |                              |                                   |                                     | Lifecycle Controller                            |
|            |                                    |          |                         |        |                                      |                                                                                 |                              |                                   |                                     | interface.                                      |
| BMC        | Non-                               | 1        | U122                    | 8 GB   | eMMC NAND                            | No                                                                              | Operational                  | NAND Flash                        | Embedded FW                         | The user cannot clear                           |
| EMMC       | Volatile                           |          |                         |        | Flash                                |                                                                                 | iDRAC FW,                    | interface via                     | write protected                     | memory completely.                              |
|            |                                    |          |                         |        |                                      |                                                                                 | Lifecycle                    | iDRAC                             |                                     | However, user data,                             |
|            |                                    |          |                         |        |                                      |                                                                                 | Controller (LC)              |                                   |                                     | lifecycle log and archive,                      |
|            |                                    |          |                         |        |                                      |                                                                                 | USC partition, LC            |                                   |                                     | SEL, and firmware image                         |
|            |                                    |          |                         |        |                                      |                                                                                 | service diags, LC            |                                   |                                     | repository can be cleared                       |

| Item                                    | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator            | Size                       | Type (e.g.<br>Flash PROM,<br>EEPROM)  | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                                                                                          | How is data input to this memory?                                           | How is this memory write protected?                              | How is the memory cleared?                                                                                      |
|-----------------------------------------|------------------------------------|----------|------------------------------------|----------------------------|---------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                                         |                                    |          |                                    |                            |                                       |                                                                                 | OS drivers, USC<br>firmware, IDRAC<br>MAC Address,<br>and EPPID, rac<br>log, System<br>Event Log,<br>lifecycle log |                                                                             |                                                                  | using Delete Configuration and Retire System, which can be accessed through the Lifecycle Controller interface. |
| iDRAC<br>DDR4                           | Volatile                           | 1        | U_IDRAC9_<br>DRAM1                 | 8Gb                        | RAM                                   | Yes                                                                             | iDRAC RAM                                                                                                          | iDRAC<br>firmware                                                           | Not write-<br>protected                                          | Remove AC                                                                                                       |
| System<br>CPLD RAM                      | Volatile                           | 1        | U_CPLD1                            | 432 kb                     | RAM                                   | No                                                                              | Not utilized                                                                                                       | Not utilized                                                                | Not accessible                                                   | Not accessible                                                                                                  |
| System<br>CPLD<br>Flash                 | Non-<br>Volatile                   | 1        | U_CPLD1                            | 448 kb                     | FLASH                                 | No                                                                              | Power on<br>System<br>Firmware                                                                                     | Firmware<br>update                                                          | BIOS Security<br>Protocols                                       | Not user clearable                                                                                              |
| System<br>Memory:<br>RDIMM              | Volatile                           | Up to 32 | CPU1:<br>A1~A16<br>CPU2:<br>B1~B16 | Up to<br>256GB per<br>DIMM | RAM                                   | Yes                                                                             | System OS RAM                                                                                                      | System OS                                                                   | OS Control                                                       | Reboot or power down system                                                                                     |
| CPU<br>VCCIN and<br>FIVRA<br>Regulators | Non-<br>Volatile                   | 2        | U50, U69                           | 64KB                       | OTP (one<br>time<br>programmabl<br>e) | No                                                                              | Operational parameters                                                                                             | Once values<br>are loaded<br>into register<br>space a cmd<br>writes to nvm. | There are passwords for different sections of the register space | The user cannot clear memory.                                                                                   |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|------------|------------------------------------|----------|-------------------------|------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
| CPU        | Non-                               | 2        | U105, U106              | 64KB | OTP (one                             | No                                                                              | Operational                  | Once values                       | There are                           | The user cannot clear      |
| INFAON     | Volatile                           |          |                         |      | time                                 |                                                                                 | parameters                   | are loaded                        | passwords for                       | memory.                    |
| and        |                                    |          |                         |      | programmabl                          |                                                                                 |                              | into register                     | different sections                  |                            |
| VCCFA      |                                    |          |                         |      | e)                                   |                                                                                 |                              | space a cmd                       | of the register                     |                            |
| Regulators |                                    |          |                         |      |                                      |                                                                                 |                              | writes to nvm.                    | space                               |                            |

| Item        | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size   | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|-------------|------------------------------------|----------|-------------------------|--------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
| 12x3.5" SAS | 3/SATA Ba                          | ackplane |                         |        |                                      |                                                                                 |                              |                                   |                                     |                            |
| SEP         | Non-                               | 1        | U16                     | Flash: | Integrated                           | No                                                                              | Firmware + FRU               | I2C interface                     | Program write                       | Not user clearable         |
| internal    | Volatile                           |          |                         | 512KB  | Flash +                              |                                                                                 |                              | via iDRAC                         | protect bit                         |                            |
| flash       |                                    |          |                         |        | Data SRAM +                          |                                                                                 |                              |                                   |                                     |                            |
|             |                                    |          |                         | Data   | Battery                              |                                                                                 |                              |                                   |                                     |                            |
|             |                                    |          |                         | SRAM:  | Powered                              |                                                                                 |                              |                                   |                                     |                            |
|             |                                    |          |                         | 256KB  |                                      |                                                                                 |                              |                                   |                                     |                            |

| Item                     | Non-<br>Volatile<br>or<br>Volatile | Quantity   | Reference<br>Designator | Size                                                                                       | Type (e.g.<br>Flash PROM,<br>EEPROM)                        | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|--------------------------|------------------------------------|------------|-------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
|                          |                                    |            |                         | Battery<br>Powered<br>Storage<br>SRAM:<br>64B                                              | Storage<br>SRAM                                             |                                                                                 |                              |                                   |                                     |                            |
| 8 x 2.5" Uni             | iversal SAS                        | 3/SATA/NV  | Me Front Back           | olane                                                                                      |                                                             |                                                                                 |                              |                                   |                                     |                            |
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 1          | U14                     | Flash:<br>512KB<br>Data<br>SRAM:<br>256KB<br>Battery<br>Powered<br>Storage<br>SRAM:<br>64B | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU               | I2C interface via iDRAC           | Program write protect bit           | Not user clearable         |
| 8 x 2.5" Uni             | iversal SAS                        | S4/SATA/N\ | /Me Front Bac           | kplane                                                                                     |                                                             |                                                                                 |                              |                                   |                                     |                            |
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 1          | U14                     | Flash:<br>512KB                                                                            | Integrated<br>Flash +                                       | No                                                                              | Firmware + FRU               | I2C interface<br>via iDRAC        | Program write protect bit           | Not user clearable         |

| Item                     | Non-<br>Volatile<br>or<br>Volatile | Quantity  | Reference<br>Designator | Size                                                                 | Type (e.g.<br>Flash PROM,<br>EEPROM)                        | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|--------------------------|------------------------------------|-----------|-------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
|                          |                                    |           |                         | Data<br>SRAM :<br>256KB                                              | Data SRAM + Battery Powered                                 |                                                                                 |                              |                                   |                                     |                            |
|                          |                                    |           |                         | Battery                                                              | Storage<br>SRAM                                             |                                                                                 |                              |                                   |                                     |                            |
|                          |                                    |           |                         | Powered<br>Storage                                                   |                                                             |                                                                                 |                              |                                   |                                     |                            |
|                          |                                    |           |                         | SRAM:<br>64B                                                         |                                                             |                                                                                 |                              |                                   |                                     |                            |
| 24x2.5" NVI              | Me passive                         | Backplane |                         |                                                                      |                                                             |                                                                                 |                              |                                   |                                     |                            |
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 2         | U14,U15                 | Flash:<br>512KB  Data SRAM: 256KB  Battery Powered Storage SRAM: 64B | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU               | I2C interface<br>via iDRAC        | Program write protect bit           | Not user clearable         |

| Item                     | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size                                                                 | Type (e.g.<br>Flash PROM,<br>EEPROM)                        | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code) | How is data input to this memory?                                                      | How is this memory write protected?                     | How is the memory cleared?    |
|--------------------------|------------------------------------|----------|-------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------|
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 1        | U14<br>U15              | Flash:<br>512KB  Data SRAM: 256KB  Battery Powered Storage SRAM: 64B | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU            | I2C interface via iDRAC                                                                | Program write protect bit                               | Not user clearable            |
| EXP Flash                | Non-<br>Volatile                   | 1        | U_FLASH1                | 128KB                                                                | Flash                                                       | No                                                                              | Card firmware             | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory. |
| NVSRAM                   | Non-<br>volatile                   | 1        | U_NVSRAM                | 128KB                                                                | NVSRAM                                                      | No                                                                              | Configuration data        | ROC writes<br>configuration<br>data to<br>NVSRAM                                       | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory. |

| Item                                    | Non-<br>Volatile<br>or<br>Volatile           | Quantity    | Reference<br>Designator | Size                                                       | Type (e.g.<br>Flash PROM,<br>EEPROM)                        | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)         | How is data input to this memory?                            | How is this memory write protected?           | How is the memory cleared?    |
|-----------------------------------------|----------------------------------------------|-------------|-------------------------|------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|-----------------------------------------------|-------------------------------|
| FRU                                     | Non-<br>volatile                             | 1           | U3                      | 256KB                                                      | EEPROM                                                      | No                                                                              | Card<br>manufacturing<br>information | Programmed at ICT during production.                         | no write protected                            | User cannot clear the memory. |
| 8x2.5" SAS                              | 4/SATA Sm                                    | art Flow Ba | ckplane                 |                                                            |                                                             |                                                                                 |                                      |                                                              |                                               |                               |
| SEP internal flash  Backplan e External | Non-<br>Volatil<br>e<br>Non-<br>Volatil<br>e | 1           | U46                     | 4Mbit in-<br>chip SPI<br>Serial<br>Flash<br>256<br>Bytes   | Flash                                                       | No<br>No                                                                        | Firmware +<br>FRU<br>FRU             | I2C interface via iDRAC  Programmed at ICT during production | Program write protect bit  No write protected | The user cannot clear memory. |
| FRU                                     |                                              |             |                         |                                                            |                                                             |                                                                                 |                                      | production                                                   |                                               |                               |
| 4x2.5" Rea                              | ar Univers                                   | al SAS4/SA  | TA/PCIe Back            | cplane                                                     |                                                             |                                                                                 |                                      |                                                              |                                               |                               |
| SEP<br>internal<br>flash                | Non-<br>Volatile                             | 1           | U47                     | Flash:<br>512KB  Data SRAM: 256KB  Battery Powered Storage | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU                       | I2C interface<br>via iDRAC                                   | Program write protect bit                     | Not user clearable            |

| Item                     | Non-<br>Volatile<br>or<br>Volatile | Quantity  | Reference<br>Designator | Size                                                                 | Type (e.g.<br>Flash PROM,<br>EEPROM)                        | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|--------------------------|------------------------------------|-----------|-------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
| 2v2 5" Pag               | r Universal                        | SASA/SATA | /PCIe Backplar          | SRAM:<br>64B                                                         |                                                             |                                                                                 |                              |                                   |                                     |                            |
| SEP<br>internal<br>flash | Non-<br>Volatile                   | 1         | U47                     | Flash:<br>512KB  Data SRAM: 256KB  Battery Powered Storage SRAM: 64B | Integrated Flash + Data SRAM + Battery Powered Storage SRAM | No                                                                              | Firmware + FRU               | I2C interface<br>via iDRAC        | Program write protect bit           | Not user clearable         |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity     | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                | How is the memory cleared?                           |
|------------|------------------------------------|--------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------|
| H965i Fron | t PERC (Inte                       | ernal Contro | oller)                  |       |                                      |                                                                                 |                                                    |                                                                                           |                                                    |                                                      |
| SPI Flash  | Non-<br>Volatile                   | 1            | U2<br>U1019             | 256Mb | SPI Flash  EEPROM                    | No<br>No                                                                        | Card firmware                                      | Pre- programmed before assembly. Can be updated using Dell/Broadco m tools Programmed     | Not write protected. Not visible to Host Processor | User cannot clear the memory.  User cannot clear the |
|            | volatile                           |              |                         |       |                                      |                                                                                 | manufacturing information                          | at ICT during production.                                                                 | protected                                          | memory.                                              |
| CPLD       | Non-<br>volatile                   | 1            | U1088                   | 64kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload           | Controller may<br>program data<br>during FW<br>update                                     | Not write protected  Not visible to host CPU       | User cannot clear this memory                        |
| MCU        | Non-<br>volatile                   | 1            | U41                     | 8kB   | Flash                                | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC | Not write protected  Not visible to host CPU       | User cannot clear this memory                        |

| Item          | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                        | How is data input to this memory?                                             | How is this memory write protected?                        | How is the memory cleared?                    |
|---------------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------|
| NVSRAM        | Non-<br>volatile                   | 1        | U1087                   | 128kB | NVSRAM                               | No                                                                              | Configuration data                                  | ROC writes<br>configuration<br>data to<br>NVSRAM                              | Not write protected  Not visible to host CPU               | User cannot clear this memory                 |
| BMU           | Non-<br>Volatile                   | 1        | U1126                   | 180KB | Integrated<br>Flash +<br>EEPROM      | No                                                                              | Battery<br>Management<br>control                    | ROC may<br>program data<br>during FW and<br>during boot                       | Not write protected                                        | User cannot clear this memory                 |
| SPD           | Non-<br>volatile                   | 1        | U22                     | 256b  | EEPROM                               | No                                                                              | Memory<br>configuration<br>data                     | Pre-<br>programmed<br>before<br>assembly                                      | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                 |
| NAND<br>Flash | Non-<br>volatile                   | 1        | U1100                   | 512Gb | ONFI Flash                           | No                                                                              | Cache offload<br>during<br>unexpected<br>power loss | Programmed<br>by ROC during<br>cache offload                                  | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                 |
| SDRAM         | Volatile                           | 9        | U1077~U10<br>86         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                                | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs | No write<br>protected. Not<br>visible to Host<br>Processor | Cache can be cleared by powering off the card |
| H965i PER     | C Adapter                          |          |                         |       |                                      |                                                                                 |                                                     |                                                                               |                                                            |                                               |
| SPI Flash     | Non-<br>Volatile                   | 1        | U2                      | 256Mb | SPI Flash                            | No                                                                              | Card firmware                                       | Pre-<br>programmed<br>before                                                  | Not write protected. Not                                   | User cannot clear the memory.                 |

| Item   | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)         | How is data input to this memory?                       | How is this memory write protected?                        | How is the memory cleared?    |
|--------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------|------------------------------------------------------------|-------------------------------|
|        |                                    |          |                         |       |                                      |                                                                                 |                                      | assembly. Can<br>be updated<br>using Dell/LSI<br>tools  | visible to Host<br>Processor                               |                               |
| FRU    | Non-<br>volatile                   | 1        | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information | Programmed at ICT during production.                    | Not write protected                                        | User cannot clear the memory. |
| CPLD   | Non-<br>volatile                   | 1        | U1088                   | 24kb  | Flash                                | No                                                                              | Power sequencing and Cache Offload   | Controller may<br>program data<br>during FW<br>update   | Not write protected  Not visible to host CPU               | User cannot clear this memory |
| BMU    | Non-<br>Volatile                   | 1        | U1126                   | 180KB | Integrated<br>Flash +<br>EEPROM      | No                                                                              | Battery<br>Management<br>control     | ROC may<br>program data<br>during FW and<br>during boot | Not write protected                                        | User cannot clear this memory |
| NVSRAM | Non-<br>volatile                   | 1        | U1087                   | 128kB | NVSRAM                               | No                                                                              | Configuration<br>data                | ROC writes<br>configuration<br>data to<br>NVSRAM        | Not write protected  Not visible to host CPU               | User cannot clear this memory |
| SPD    | Non-<br>volatile                   | 1        | U22                     | 256b  | EEPROM                               | No                                                                              | Memory<br>configuration<br>data      | Pre-<br>programmed<br>before<br>assembly                | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |

| Item          | Non-<br>Volatile<br>or<br>Volatile | Quantity     | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                        | How is data input to this memory?                                                      | How is this memory write protected?                         | How is the memory cleared?                    |
|---------------|------------------------------------|--------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------|
| NAND<br>Flash | Non-<br>volatile                   | 1            | U1100                   | 512Gb | ONFI Flash                           | No                                                                              | Cache offload<br>during<br>unexpected<br>power loss | Programmed<br>by ROC during<br>cache offload                                           | No write<br>protected. Not<br>visible to Host<br>Processor  | User cannot clear the memory.                 |
| SDRAM         | Volatile                           | 9            | U1077~U10<br>86         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                                | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs          | No write<br>protected. Not<br>visible to Host<br>Processor  | Cache can be cleared by powering off the card |
| HBA355i Fr    | ront (Intern                       | al Controlle | er)                     |       |                                      |                                                                                 |                                                     |                                                                                        |                                                             |                                               |
| SPI Flash     | Non-<br>Volatile                   | 1            | U2                      | 128Mb | SPI Flash                            | No                                                                              | Card firmware                                       | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | Not write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                 |
| FRU           | Non-<br>volatile                   | 1            | U5                      | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information                | Programmed at ICT during production.                                                   | Not write protected                                         | User cannot clear the memory.                 |
| CPLD          | Non-<br>volatile                   | 1            | U23                     | 24kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload            | Controller may<br>program data<br>during FW<br>update                                  | Not write protected  Not visible to host CPU                | User cannot clear this memory                 |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                     | How is the memory cleared?                    |
|------------|------------------------------------|-------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------|
| MCU        | Non-<br>volatile                   | 1           | U41                     | 8kB   | EEPROM                               | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC | Not write protected  Not visible to host CPU            | User cannot clear this memory                 |
| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                     | How is the memory cleared?                    |
| H755 Front | PERC (Inte                         | rnal Contro | ller)                   |       |                                      |                                                                                 |                                                    |                                                                                           |                                                         |                                               |
| SDRAM      | Volatile                           | 9           | U1077~U10<br>85         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                               | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs             | no write protected.<br>Not visible to Host<br>Processor | Cache can be cleared by powering off the card |
| NV Flash   | Non-<br>volatile                   | 1           | U1100                   | 512Gb | SPI Flash                            | No                                                                              | Card firmware                                      | Pre-<br>programmed<br>before                                                              | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                 |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)             | How is data input to this memory?                                                      | How is this memory write protected?                     | How is the memory cleared?                                                                                                                                                                                                           |
|-----------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                                    |          |                         |       |                                      |                                                                                 |                                          | assembly. Can<br>be updated<br>using Dell/LSI<br>tools                                 |                                                         |                                                                                                                                                                                                                                      |
| BMU       | Non-<br>Volatile                   | 1        | U1126                   | 180KB | Integrated<br>Flash +<br>EEPROM      | No                                                                              | Battery<br>Management<br>Control         | ROC may<br>program data<br>during FW and<br>during boot<br>during battery<br>detection | Not write protected  Not visible to host CPU            | User cannot clear this memory                                                                                                                                                                                                        |
| SPI Flash | Non-<br>Volatile                   | 1        | U1086                   | 128Mb | SPI Flash                            | No                                                                              | Holds cache data<br>during power<br>loss | FPGA backs up<br>DDR data to<br>this device in<br>case of a<br>power failure           | no write protected.<br>Not visible to Host<br>Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs. If the VDs are no longer available, cache can be cleared by going into controller BIOS and selecting Discard Preserved Cache. |
| NVSRAM    | Non-<br>volatile                   | 1        | U1087                   | 128KB | NVSRAM                               | No                                                                              | Configuration<br>data                    | ROC writes<br>configuration<br>data to<br>NVSRAM                                       | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                                                                                                                                                                                                        |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                     | How is the memory cleared?                    |
|-----------|------------------------------------|----------|-------------------------|------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------|
| FRU       | Non-<br>volatile                   | 1        | U1019                   | 2Kb  | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information               | Programmed at ICT during production.                                                      | no write protected                                      | User cannot clear the memory.                 |
| SPD       | Non-<br>volatile                   | 1        | U22                     | 2Kb  | EEPROM                               | No                                                                              | Memory<br>configuration<br>data                    | Pre-<br>programmed<br>before<br>assembly                                                  | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                 |
| CPLD      | Non-<br>volatile                   | 1        | U1088                   | 64kb | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload           | ROC may<br>program data<br>during FW<br>update                                            | Not write protected  Not visible to host CPU            | User cannot clear this memory                 |
| MCU       | Non-<br>volatile                   | 1        | U41                     | 8KB  | EEPROM                               | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC | Not write<br>protected<br>Not visible to host<br>CPU    | User cannot clear this memory                 |
| H755 PERG | C Adapter                          |          |                         |      |                                      |                                                                                 |                                                    | _                                                                                         |                                                         |                                               |
| SDRAM     | Volatile                           | 9        | U1077~U10<br>85         | 8GB  | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                               | ROC writes to<br>this memory -<br>using it as<br>cache for data<br>IO to HDDs             | no write protected.<br>Not visible to Host<br>Processor | Cache can be cleared by powering off the card |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                | How is data input to this memory?                                                      | How is this memory write protected?                     | How is the memory cleared?                                                                                                                                                                                                             |
|-----------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NV Flash  | Non-<br>volatile                   | 1        | U1100                   | 512Gb | SPI Flash                            | No                                                                              | Card firmware                            | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | no write protected.<br>Not visible to Host<br>Processor | User cannot clear the memory.                                                                                                                                                                                                          |
| BMU       | Non-<br>Volatile                   | 1        | U1126                   | 180КВ | Integrated<br>Flash +<br>EEPROM      | No                                                                              | Battery<br>Management<br>Control         | ROC may<br>program data<br>during FW and<br>during boot<br>during battery<br>detection | Not write protected  Not visible to host CPU            | User cannot clear this memory                                                                                                                                                                                                          |
| SPI Flash | Non-<br>Volatile                   | 1        | U1086                   | 128Mb | SPI Flash                            | No                                                                              | Holds cache data<br>during power<br>loss | FPGA backs up<br>DDR data to<br>this device in<br>case of a<br>power failure           | no write protected.<br>Not visible to Host<br>Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs.  If the VDs are no longer available, cache can be cleared by going into controller BIOS and selecting Discard  Preserved Cache. |

| Item       | Non-<br>Volatile<br>or<br>Volatile | Quantity     | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)             | How is data input to this memory?                | How is this memory write protected?                        | How is the memory cleared?    |
|------------|------------------------------------|--------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------|------------------------------------------------------------|-------------------------------|
| NVSRAM     | Non-<br>volatile                   | 1            | U1087                   | 128KB | NVSRAM                               | No                                                                              | Configuration data                       | ROC writes<br>configuration<br>data to<br>NVSRAM | no write protected.<br>Not visible to Host<br>Processor    | User cannot clear the memory. |
| FRU        | Non-<br>volatile                   | 1            | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information     | Programmed at ICT during production.             | no write protected                                         | User cannot clear the memory. |
| SPD        | Non-<br>volatile                   | 1            | U22                     | 2Kb   | EEPROM                               | No                                                                              | Memory<br>configuration<br>data          | Pre-<br>programmed<br>before<br>assembly         | no write protected.<br>Not visible to Host<br>Processor    | User cannot clear the memory. |
| CPLD       | Non-<br>volatile                   | 1            | U1088                   | 64kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload | ROC may<br>program data<br>during FW<br>update   | Not write protected  Not visible to host CPU               | User cannot clear this memory |
| H755N From |                                    | ternal Conti |                         |       |                                      |                                                                                 |                                          |                                                  |                                                            |                               |
| NVSRAM     | Non-<br>volatile                   | 1            | U1087                   | 128KB | NVSRAM                               | No                                                                              | Configuration data                       | ROC writes<br>configuration<br>data to<br>NVSRAM | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| FRU        | Non-<br>volatile                   | 1            | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information     | Programmed at ICT during production.             | No write protected                                         | User cannot clear the memory. |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)             | How is data input to this memory?                                                      | How is this memory write protected?                        | How is the memory cleared?                                                                                                                                                                                                            |
|-----------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPD       | Non-<br>volatile                   | 1        | U1019                   | 2Kb   | EEPROM                               | No                                                                              | Memory<br>configuration<br>data          | Pre-<br>programmed<br>before<br>assembly                                               | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                                                                                                                                                                                                         |
| NV Flash  | Non-<br>volatile                   | 1        | U1100                   | 512Gb | SPI Flash                            | No                                                                              | Card firmware                            | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory.                                                                                                                                                                                                         |
| CPLD      | Non-<br>volatile                   | 1        | U1088                   | 64kb  | Flash                                | No                                                                              | Power sequencing and Cache Offload       | NA                                                                                     | NA                                                         | NA                                                                                                                                                                                                                                    |
| SPI Flash | Non-<br>Volatile                   | 1        | U1086                   | 128Mb | SPI Flash                            | No                                                                              | Holds cache data<br>during power<br>loss | FPGA backs<br>up DDR data<br>to this device<br>in case of a<br>power failure           | No write<br>protected. Not<br>visible to Host<br>Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs.  If the VDs are no longer available, cache can be cleared by going into controller BIOS and selecting Discard Preserved Cache. |
| SDRAM     | Volatile                           | 9        | U1077~U10<br>85         | 8GB   | SDRAM                                | No                                                                              | Cache for HDD<br>I/O                     | ROC writes to this memory -                                                            | No write protected. Not                                    | Cache can be cleared by powering off the card                                                                                                                                                                                         |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                 | How is data input to this memory?                                                      | How is this memory write protected?                         | How is the memory cleared?    |
|-----------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|
|           |                                    |          |                         |       |                                      |                                                                                 |                                              | using it as<br>cache for data<br>IO to HDDs                                            | visible to Host<br>Processor                                |                               |
| MCU       | Non-<br>volatile                   | 1        | U41                     | 8KB   | EEPROM                               | No                                                                              | PCIe Bifurcation information to system iDRAC | NA                                                                                     | NA                                                          | NA                            |
| BMU       | Non-<br>Volatile                   | 1        | U1126                   | 180KB | NA                                   | No                                                                              | Battery<br>Management<br>control             | NA                                                                                     | NA                                                          | NA                            |
| HBA355i A | dapter                             |          |                         |       |                                      |                                                                                 |                                              |                                                                                        |                                                             |                               |
| SPI Flash | Non-<br>Volatile                   | 1        | U2                      | 128Mb | SPI Flash                            | No                                                                              | Card firmware                                | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | Not write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| FRU       | Non-<br>volatile                   | 1        | U5                      | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information         | Programmed at ICT during production.                                                   | Not write protected                                         | User cannot clear the memory. |
| CPLD      | Non-<br>volatile                   | 1        | U23                     | 24kb  | Flash                                | No                                                                              | Power sequencing                             | Controller may<br>program data<br>during FW<br>update                                  | Not write protected  Not visible to host CPU                | User cannot clear this memory |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity    | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                       | How is data input to this memory?                                                         | How is this memory write protected?                         | How is the memory cleared?    |
|-----------|------------------------------------|-------------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|
|           |                                    | rnal Contro |                         |       |                                      |                                                                                 |                                                    |                                                                                           |                                                             |                               |
| SPI Flash | Non-<br>Volatile                   | 1           | U2                      | 128Mb | SPI Flash                            | No                                                                              | Card firmware                                      | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools    | Not write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| FRU       | Non-<br>volatile                   | 1           | U5                      | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information               | Programmed at ICT during production.                                                      | Not write protected                                         | User cannot clear the memory. |
| CPLD      | Non-<br>volatile                   | 1           | U23                     | 24kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload           | Controller may<br>program data<br>during FW<br>update                                     | Not write protected  Not visible to host CPU                | User cannot clear this memory |
| MCU       | Non-<br>volatile                   | 1           | U41                     | 8kB   | EEPROM                               | No                                                                              | PCIe Bifurcation<br>information to<br>system iDRAC | BMC may<br>program data<br>if there is an<br>updated<br>version<br>packaged with<br>iDRAC | Not write protected  Not visible to host CPU                | User cannot clear this memory |

| Item      | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size  | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)             | How is data input to this memory?                                                      | How is this memory write protected?                         | How is the memory cleared?    |
|-----------|------------------------------------|----------|-------------------------|-------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------|
| NVSRAM    | Non-<br>volatile                   | 1        | U3                      | 128kB | NVSRAM                               | No                                                                              | Configuration<br>data                    | ROC writes<br>configuration<br>data to<br>NVSRAM                                       | Not write protected  Not visible to host CPU                | User cannot clear this memory |
| H355 Adap | ter                                |          |                         |       |                                      |                                                                                 |                                          |                                                                                        |                                                             |                               |
| SPI Flash | Non-<br>Volatile                   | 1        | U2                      | 128Mb | SPI Flash                            | No                                                                              | Card firmware                            | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | Not write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| FRU       | Non-<br>volatile                   | 1        | U5                      | 2Kb   | EEPROM                               | No                                                                              | Card<br>manufacturing<br>information     | Programmed at ICT during production.                                                   | Not write protected                                         | User cannot clear the memory. |
| CPLD      | Non-<br>volatile                   | 1        | U23                     | 24kb  | Flash                                | No                                                                              | Power<br>sequencing and<br>Cache Offload | Controller may<br>program data<br>during FW<br>update                                  | Not write protected  Not visible to host CPU                | User cannot clear this memory |
| NVSRAM    | Non-<br>volatile                   | 1        | U3                      | 128kB | NVSRAM                               | No                                                                              | Configuration data                       | ROC writes configuration                                                               | Not write protected                                         | User cannot clear this memory |

| Item | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? |
|------|------------------------------------|----------|-------------------------|------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------|-------------------------------------|----------------------------|
|      |                                    |          |                         |      |                                      |                                                                                 |                              | data to<br>NVSRAM                 | Not visible to host<br>CPU          |                            |

| Item           | Non-<br>Volatile<br>or<br>Volatile | Quantit<br>y | Reference<br>Designator | Size      | Type (e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?             | How is this memory write protected?                        | How is the memory cleared?    |
|----------------|------------------------------------|--------------|-------------------------|-----------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|------------------------------------------------------------|-------------------------------|
| Status LED Cor | trol Panel                         |              |                         |           |                                      |                                                                                 |                              |                                               |                                                            |                               |
| Microcontroll  | Non-                               | 1            | U_TINY                  | 8KB       | Flash                                | No                                                                              | Driving Health               | I2C via iDRAC                                 | Hardware                                                   | User cannot clear the         |
| er             | Volatile                           |              |                         |           |                                      |                                                                                 | and Status LED               |                                               | strapping                                                  | memory.                       |
| Standard/LC R  | 0                                  |              |                         |           |                                      |                                                                                 |                              |                                               |                                                            |                               |
| MCU            | Non-<br>Volatile                   | 1            | U6                      | 8kB       | Flash ROM                            | No                                                                              | Standard/LC RIO information  | The data is<br>flash via iDRAC<br>auto update | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| TPM            |                                    |              |                         |           |                                      |                                                                                 |                              |                                               |                                                            |                               |
| Trusted        | Non-                               | 1            | U2                      | 128 Bytes | EEPROM                               | Yes                                                                             | Storage of                   | Using TPM                                     | SW write                                                   | F2 Setup option               |
| Platform       | Volatile                           |              |                         |           |                                      |                                                                                 | encryption keys              | Enabled                                       | protected                                                  |                               |

| Item                | Non-<br>Volatile<br>or<br>Volatile | Quantit<br>y | Reference<br>Designator | Size                                    | Type (e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                                                    | How is data input to this memory?                                                                                                                | How is this memory write protected?                                                            | How is the memory cleared?    |
|---------------------|------------------------------------|--------------|-------------------------|-----------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------|
| Module              |                                    |              |                         |                                         |                                      |                                                                                 |                                                                              | operating                                                                                                                                        |                                                                                                |                               |
| (TPM)               |                                    |              |                         |                                         |                                      |                                                                                 |                                                                              | systems                                                                                                                                          |                                                                                                |                               |
| <b>Power Button</b> | <b>Control Pa</b>                  | nel          |                         |                                         |                                      |                                                                                 |                                                                              |                                                                                                                                                  |                                                                                                |                               |
| SPI Flash           | Non-<br>Volatile                   | 1            | U2                      | 32 Mb                                   | SPI Flash                            | No                                                                              | EasyRestore<br>functionality<br>contains Service<br>Tag, Copy of SEL<br>logs | SPI interface<br>from iDRAC to<br>Right Cntl<br>Panel                                                                                            | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | The user cannot clear memory. |
| LOM                 |                                    |              |                         |                                         |                                      |                                                                                 |                                                                              |                                                                                                                                                  |                                                                                                |                               |
| SPI Flash           | Non-<br>Volatile                   | 1            | U1                      | 8-Mbit DataFlash (with Extra 256-Kbits) | SPI Flash<br>EEPROM                  | Yes                                                                             | Firmware,<br>configuration<br>data                                           | Firmware and some configuration data flashed via Dell Update Package (DUP); some configuration data is programmed during manufacturing; end user | Reserving write protection function for HW design.                                             | User cannot clear the memory. |

| Item                                        | Non-<br>Volatile<br>or<br>Volatile | Quantit<br>y | Reference<br>Designator | Size                             | Type (e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)         | How is data input to this memory?                     | How is this memory write protected?                        | How is the memory cleared?           |
|---------------------------------------------|------------------------------------|--------------|-------------------------|----------------------------------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------|------------------------------------------------------------|--------------------------------------|
|                                             |                                    |              |                         |                                  |                                      |                                                                                 |                                      | configuration<br>data is written<br>via UEFI HII      |                                                            |                                      |
| MCU                                         | Non-<br>Volatile                   | 1            | U2                      | 64KB Flash<br>and 8KB of<br>SRAM | Flash ROM                            | No                                                                              | LOM Security<br>data                 | Off-line<br>programming<br>Before<br>production       | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory         |
| BOSS-N1                                     | <u> </u>                           |              | •                       | <u>'</u>                         |                                      |                                                                                 |                                      |                                                       |                                                            |                                      |
| RAID<br>controller<br>external SPI<br>FLASH | Non-<br>Volatile                   | 1            | U17                     | 8Mb                              | FLASH EEPROM                         | No                                                                              | Boot code, FW                        | By programming the image via firmware update process  | N/A                                                        | Use Flash tool, type<br>"go.nsh w y" |
| CPLD                                        | Non-<br>Volatile                   | 1            | U1120                   | 256Kb                            |                                      |                                                                                 |                                      |                                                       |                                                            |                                      |
| MCU                                         | Non-<br>volatile                   | 1            | U1113                   | 8KB                              |                                      |                                                                                 |                                      |                                                       |                                                            |                                      |
| FRU                                         | Non-<br>Volatile                   | 1            | U_BOSS_EE<br>PROM       | 2Kb                              | FLASH EEPROM                         | No                                                                              | Card<br>manufacturing<br>information | During  Manufacturing , by  programming the image via | N/A                                                        | By writing to Flash                  |

| Item         | Non-<br>Volatile<br>or<br>Volatile | Quantit<br>y | Reference<br>Designator | Size          | Type (e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code)                                   | How is data input to this memory?                                            | How is this memory write protected?                        | How is the memory cleared?    |
|--------------|------------------------------------|--------------|-------------------------|---------------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------|
|              |                                    |              |                         |               |                                      |                                                                                 |                                                                | firmware update process. During runtime, by I2C Proprietary Command Protocol |                                                            |                               |
| PUCK_50A     |                                    |              |                         |               |                                      |                                                                                 |                                                                |                                                                              |                                                            |                               |
| MCU          | Non-<br>volatile                   | 1            | U1                      | 16kB          | Flash ROM                            | No                                                                              | PUCK information                                               | The data is<br>flash via iDRAC<br>auto update                                | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| Quick Sync 2 |                                    |              |                         |               |                                      |                                                                                 |                                                                |                                                                              |                                                            |                               |
| MCU          | Non-<br>volatile                   | 1            | USAM7                   | 2048kB        | Flash ROM                            | No                                                                              | Driving Health/<br>Status LED and<br>Wifi-BT<br>communication. | SPI interface<br>via iDRAC                                                   | Hardware<br>strapping                                      | User cannot clear the memory. |
| R1B/R2A/R3A  | /R3B/R4B/                          | R1 Paddle/   |                         | P/R1Q/R4P/R4Q |                                      |                                                                                 |                                                                |                                                                              |                                                            |                               |
| MCU          | Non-<br>volatile                   | 1            | U1                      | 8kB           | Flash ROM                            | No                                                                              | Riser<br>information                                           | The data is<br>flash via iDRAC<br>auto update                                | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |

| Item | Non-<br>Volatile<br>or<br>Volatile | Quantit<br>Y | Reference<br>Designator | Size | Type (e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?             | How is this memory write protected?                        | How is the memory cleared?    |
|------|------------------------------------|--------------|-------------------------|------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|------------------------------------------------------------|-------------------------------|
| R1R  |                                    |              |                         |      |                                      |                                                                                 |                              |                                               |                                                            |                               |
| MCU  | Non-<br>volatile                   | 2            | U1                      | 8kB  | Flash ROM                            | No                                                                              | Riser<br>information         | The data is<br>flash via iDRAC<br>auto update | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |
| R4R  |                                    |              |                         |      |                                      |                                                                                 |                              |                                               |                                                            |                               |
| MCU  | Non-<br>volatile                   | 3            | U1                      | 8kB  | Flash ROM                            | No                                                                              | Riser<br>information         | The data is<br>flash via iDRAC<br>auto update | No write<br>protected. Not<br>visible to Host<br>Processor | User cannot clear the memory. |

| Item             | Non-<br>Volatile<br>or<br>Volatile | Quantity  | Reference<br>Designator | Size      | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?                                           | How is this memory write protected? | How is the memory cleared?                                |
|------------------|------------------------------------|-----------|-------------------------|-----------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|
| PSU              |                                    |           |                         |           |                                      |                                                                                 |                              |                                                                             |                                     |                                                           |
| DELTA PSU        | (700W,110                          | 0W, 1400W | /, 1800W, 2400          | W, 2800W) |                                      |                                                                                 |                              |                                                                             |                                     |                                                           |
| Primary<br>MCU   | Non-<br>volatile                   | 1         | IC703                   | 64KB      | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP)                    | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| Secondary<br>MCU | Non-<br>volatile                   | 1         | IC805                   | 64KB      | Internal<br>Flash                    | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP)                    | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| FRU              | Non-<br>volatile                   | 1         | IC704                   | 16KB      | EEPROM                               | No                                                                              | PSU information              | During Manufacturing , by programming the image via firmware update process | SW write protected                  | User cannot clear the memory.                             |
| ARTESYN PS       | SU (800W,                          | 1100W, 14 | 00W, 2400W)             |           |                                      |                                                                                 |                              |                                                                             |                                     |                                                           |
| Primary<br>MCU   | Non-<br>volatile                   | 1         | U317 ( TI )             | 64K       | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP)                    | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |

| Item                 | Non-<br>Volatile<br>or<br>Volatile | Quantity  | Reference<br>Designator   | Size        | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g.<br>boot code) | How is data input to this memory?                        | How is this memory write protected? | How is the memory cleared?                                |
|----------------------|------------------------------------|-----------|---------------------------|-------------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|
| Secondary<br>MCU     | Non-<br>volatile                   | 2         | U301 ( TI )<br>U315 (ST ) | 32K<br>128K | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP) | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| FRU                  | Non-<br>volatile                   | 1         | U305                      | 2Mb         | SERIAL FLASH                         | No                                                                              | PSU information              | During<br>Manufacturing                                  | SW write protected                  | User cannot clear the memory.                             |
| LiteOn PSU           | (700W, 80                          | OW, 1100W | , 1400W, 1800\            | W, 2800W)   |                                      |                                                                                 |                              |                                                          |                                     |                                                           |
| Primary<br>MCU       | Non-<br>volatile                   | 1         | IC050                     | 64K         | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP) | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |
| Secondary<br>MCU/FRU | Non-<br>volatile                   | 1         | IC900                     | 128K        | Internal Flash                       | No                                                                              | Boot code, FW                | The data is<br>flash via Dell<br>Update<br>Package (DUP) | SW write protected                  | Before firmware update,<br>the memory will be<br>cleared. |



**NOTE:** For any information that you may need, direct your questions to your Dell Marketing contact.

06 - 2023

© 2023 Dell Inc. or its subsidiaries. All rights reserved. Dell, and other trademarks are trademarks of Dell Inc. or its subsidiaries. Other trademarks may be trademarks of their respective owners